2018-05-26 20:27:21 +08:00
|
|
|
/*
|
|
|
|
* nextpnr -- Next Generation Place and Route
|
|
|
|
*
|
2018-06-22 22:19:17 +08:00
|
|
|
* Copyright (C) 2018 Clifford Wolf <clifford@symbioticeda.com>
|
2018-07-14 01:57:55 +08:00
|
|
|
* Copyright (C) 2018 Serge Bazanski <q3k@symbioticeda.com>
|
2018-05-26 20:27:21 +08:00
|
|
|
*
|
|
|
|
* Permission to use, copy, modify, and/or distribute this software for any
|
|
|
|
* purpose with or without fee is hereby granted, provided that the above
|
|
|
|
* copyright notice and this permission notice appear in all copies.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
|
|
|
|
* WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
|
|
|
|
* MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
|
|
|
|
* ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
|
|
|
|
* WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
|
|
|
|
* ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
|
|
|
|
* OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
2018-06-12 02:12:57 +08:00
|
|
|
#ifndef NEXTPNR_H
|
2018-06-18 20:12:39 +08:00
|
|
|
#error Include "arch.h" via "nextpnr.h" only.
|
2018-06-12 02:12:57 +08:00
|
|
|
#endif
|
|
|
|
|
2018-06-12 20:24:59 +08:00
|
|
|
NEXTPNR_NAMESPACE_BEGIN
|
|
|
|
|
2018-06-17 19:32:38 +08:00
|
|
|
/**** Everything in this section must be kept in sync with chipdb.py ****/
|
|
|
|
|
2018-06-17 22:14:27 +08:00
|
|
|
template <typename T> struct RelPtr
|
|
|
|
{
|
2018-06-17 19:32:38 +08:00
|
|
|
int32_t offset;
|
2018-06-16 21:23:04 +08:00
|
|
|
|
2018-06-17 19:32:38 +08:00
|
|
|
// void set(const T *ptr) {
|
2018-06-17 22:14:27 +08:00
|
|
|
// offset = reinterpret_cast<const char*>(ptr) -
|
|
|
|
// reinterpret_cast<const char*>(this);
|
2018-06-17 19:32:38 +08:00
|
|
|
// }
|
|
|
|
|
2018-06-23 21:28:09 +08:00
|
|
|
const T *get() const { return reinterpret_cast<const T *>(reinterpret_cast<const char *>(this) + offset); }
|
2018-06-16 21:23:04 +08:00
|
|
|
|
2018-06-17 22:14:27 +08:00
|
|
|
const T &operator[](size_t index) const { return get()[index]; }
|
2018-06-16 21:23:04 +08:00
|
|
|
|
2018-06-17 22:14:27 +08:00
|
|
|
const T &operator*() const { return *(get()); }
|
2018-06-16 23:53:09 +08:00
|
|
|
|
2018-06-17 22:14:27 +08:00
|
|
|
const T *operator->() const { return get(); }
|
2018-06-16 21:23:04 +08:00
|
|
|
};
|
|
|
|
|
2018-07-04 18:15:23 +08:00
|
|
|
NPNR_PACKED_STRUCT(struct BelWirePOD {
|
2018-06-10 00:19:20 +08:00
|
|
|
int32_t wire_index;
|
|
|
|
PortPin port;
|
2018-07-03 14:52:19 +08:00
|
|
|
});
|
2018-06-10 00:19:20 +08:00
|
|
|
|
2018-07-04 18:15:23 +08:00
|
|
|
NPNR_PACKED_STRUCT(struct BelInfoPOD {
|
2018-06-16 21:23:04 +08:00
|
|
|
RelPtr<char> name;
|
2018-06-07 18:56:49 +08:00
|
|
|
BelType type;
|
2018-06-16 21:23:04 +08:00
|
|
|
int32_t num_bel_wires;
|
|
|
|
RelPtr<BelWirePOD> bel_wires;
|
2018-06-07 18:56:49 +08:00
|
|
|
int8_t x, y, z;
|
2018-06-17 19:32:38 +08:00
|
|
|
int8_t padding_0;
|
2018-07-03 14:52:19 +08:00
|
|
|
});
|
2018-05-26 20:56:30 +08:00
|
|
|
|
2018-07-04 18:15:23 +08:00
|
|
|
NPNR_PACKED_STRUCT(struct BelPortPOD {
|
2018-06-07 18:56:49 +08:00
|
|
|
int32_t bel_index;
|
|
|
|
PortPin port;
|
2018-07-03 14:52:19 +08:00
|
|
|
});
|
2018-05-26 20:56:30 +08:00
|
|
|
|
2018-07-04 18:15:23 +08:00
|
|
|
NPNR_PACKED_STRUCT(struct PipInfoPOD {
|
2018-06-07 18:56:49 +08:00
|
|
|
int32_t src, dst;
|
2018-06-16 21:23:04 +08:00
|
|
|
int32_t delay;
|
2018-06-07 18:56:49 +08:00
|
|
|
int8_t x, y;
|
2018-06-10 16:54:41 +08:00
|
|
|
int16_t switch_mask;
|
|
|
|
int32_t switch_index;
|
2018-07-03 14:52:19 +08:00
|
|
|
});
|
2018-06-06 21:13:41 +08:00
|
|
|
|
2018-07-13 03:05:09 +08:00
|
|
|
NPNR_PACKED_STRUCT(struct WireSegmentPOD {
|
|
|
|
int8_t x, y;
|
|
|
|
int16_t index;
|
|
|
|
});
|
|
|
|
|
2018-07-04 18:15:23 +08:00
|
|
|
NPNR_PACKED_STRUCT(struct WireInfoPOD {
|
2018-06-17 20:30:26 +08:00
|
|
|
RelPtr<char> name;
|
2018-06-16 21:23:04 +08:00
|
|
|
int32_t num_uphill, num_downhill;
|
2018-06-17 20:30:26 +08:00
|
|
|
RelPtr<int32_t> pips_uphill, pips_downhill;
|
2018-05-26 20:56:30 +08:00
|
|
|
|
2018-06-16 21:23:04 +08:00
|
|
|
int32_t num_bels_downhill;
|
2018-06-07 18:56:49 +08:00
|
|
|
BelPortPOD bel_uphill;
|
2018-06-17 20:30:26 +08:00
|
|
|
RelPtr<BelPortPOD> bels_downhill;
|
2018-06-06 22:42:42 +08:00
|
|
|
|
2018-07-13 03:05:09 +08:00
|
|
|
int32_t num_segments;
|
|
|
|
RelPtr<WireSegmentPOD> segments;
|
|
|
|
|
2018-06-20 18:50:38 +08:00
|
|
|
int8_t x, y;
|
|
|
|
WireType type;
|
|
|
|
int8_t padding_0;
|
2018-07-03 14:52:19 +08:00
|
|
|
});
|
2018-05-26 20:56:30 +08:00
|
|
|
|
2018-07-04 18:15:23 +08:00
|
|
|
NPNR_PACKED_STRUCT(struct PackagePinPOD {
|
2018-06-17 00:42:29 +08:00
|
|
|
RelPtr<char> name;
|
2018-06-13 17:40:28 +08:00
|
|
|
int32_t bel_index;
|
2018-07-03 14:52:19 +08:00
|
|
|
});
|
2018-06-13 17:40:28 +08:00
|
|
|
|
2018-07-04 18:15:23 +08:00
|
|
|
NPNR_PACKED_STRUCT(struct PackageInfoPOD {
|
2018-06-17 21:53:17 +08:00
|
|
|
RelPtr<char> name;
|
|
|
|
int32_t num_pins;
|
|
|
|
RelPtr<PackagePinPOD> pins;
|
2018-07-03 14:52:19 +08:00
|
|
|
});
|
2018-06-13 17:40:28 +08:00
|
|
|
|
2018-06-17 21:46:39 +08:00
|
|
|
enum TileType : uint32_t
|
2018-06-10 16:54:41 +08:00
|
|
|
{
|
2018-06-10 17:14:50 +08:00
|
|
|
TILE_NONE = 0,
|
|
|
|
TILE_LOGIC = 1,
|
|
|
|
TILE_IO = 2,
|
|
|
|
TILE_RAMB = 3,
|
|
|
|
TILE_RAMT = 4,
|
2018-06-22 22:40:22 +08:00
|
|
|
TILE_DSP0 = 5,
|
|
|
|
TILE_DSP1 = 6,
|
|
|
|
TILE_DSP2 = 7,
|
|
|
|
TILE_DSP3 = 8,
|
|
|
|
TILE_IPCON = 9
|
2018-06-10 16:54:41 +08:00
|
|
|
};
|
|
|
|
|
2018-07-04 18:15:23 +08:00
|
|
|
NPNR_PACKED_STRUCT(struct ConfigBitPOD { int8_t row, col; });
|
2018-06-10 16:54:41 +08:00
|
|
|
|
2018-07-04 18:15:23 +08:00
|
|
|
NPNR_PACKED_STRUCT(struct ConfigEntryPOD {
|
2018-06-17 01:25:37 +08:00
|
|
|
RelPtr<char> name;
|
|
|
|
int32_t num_bits;
|
|
|
|
RelPtr<ConfigBitPOD> bits;
|
2018-07-03 14:52:19 +08:00
|
|
|
});
|
2018-06-10 16:54:41 +08:00
|
|
|
|
2018-07-04 18:15:23 +08:00
|
|
|
NPNR_PACKED_STRUCT(struct TileInfoPOD {
|
2018-06-10 17:14:50 +08:00
|
|
|
int8_t cols, rows;
|
2018-06-17 21:15:49 +08:00
|
|
|
int16_t num_config_entries;
|
|
|
|
RelPtr<ConfigEntryPOD> entries;
|
2018-07-03 14:52:19 +08:00
|
|
|
});
|
2018-06-10 16:54:41 +08:00
|
|
|
|
|
|
|
static const int max_switch_bits = 5;
|
|
|
|
|
2018-07-04 18:15:23 +08:00
|
|
|
NPNR_PACKED_STRUCT(struct SwitchInfoPOD {
|
2018-06-17 21:05:17 +08:00
|
|
|
int32_t num_bits;
|
2018-06-10 16:54:41 +08:00
|
|
|
int8_t x, y;
|
|
|
|
ConfigBitPOD cbits[max_switch_bits];
|
2018-07-03 14:52:19 +08:00
|
|
|
});
|
2018-06-10 16:54:41 +08:00
|
|
|
|
2018-07-04 18:15:23 +08:00
|
|
|
NPNR_PACKED_STRUCT(struct IerenInfoPOD {
|
2018-06-10 19:24:48 +08:00
|
|
|
int8_t iox, ioy, ioz;
|
|
|
|
int8_t ierx, iery, ierz;
|
2018-07-03 14:52:19 +08:00
|
|
|
});
|
2018-06-10 19:24:48 +08:00
|
|
|
|
2018-07-04 18:15:23 +08:00
|
|
|
NPNR_PACKED_STRUCT(struct BitstreamInfoPOD {
|
2018-06-17 21:39:19 +08:00
|
|
|
int32_t num_switches, num_ierens;
|
|
|
|
RelPtr<TileInfoPOD> tiles_nonrouting;
|
|
|
|
RelPtr<SwitchInfoPOD> switches;
|
|
|
|
RelPtr<IerenInfoPOD> ierens;
|
2018-07-03 14:52:19 +08:00
|
|
|
});
|
2018-06-10 16:54:41 +08:00
|
|
|
|
2018-07-04 18:15:23 +08:00
|
|
|
NPNR_PACKED_STRUCT(struct ChipInfoPOD {
|
2018-06-17 22:12:52 +08:00
|
|
|
int32_t width, height;
|
|
|
|
int32_t num_bels, num_wires, num_pips;
|
|
|
|
int32_t num_switches, num_packages;
|
|
|
|
RelPtr<BelInfoPOD> bel_data;
|
|
|
|
RelPtr<WireInfoPOD> wire_data;
|
|
|
|
RelPtr<PipInfoPOD> pip_data;
|
|
|
|
RelPtr<TileType> tile_grid;
|
|
|
|
RelPtr<BitstreamInfoPOD> bits_info;
|
|
|
|
RelPtr<PackageInfoPOD> packages_data;
|
2018-07-03 14:52:19 +08:00
|
|
|
});
|
2018-05-26 20:56:30 +08:00
|
|
|
|
2018-07-04 18:06:03 +08:00
|
|
|
#if defined(_MSC_VER)
|
2018-07-04 18:15:23 +08:00
|
|
|
extern const char *chipdb_blob_384;
|
|
|
|
extern const char *chipdb_blob_1k;
|
|
|
|
extern const char *chipdb_blob_5k;
|
|
|
|
extern const char *chipdb_blob_8k;
|
2018-07-04 18:06:03 +08:00
|
|
|
#else
|
2018-06-18 00:15:41 +08:00
|
|
|
extern const char chipdb_blob_384[];
|
|
|
|
extern const char chipdb_blob_1k[];
|
|
|
|
extern const char chipdb_blob_5k[];
|
|
|
|
extern const char chipdb_blob_8k[];
|
2018-07-04 18:06:03 +08:00
|
|
|
#endif
|
2018-05-26 20:56:30 +08:00
|
|
|
|
2018-06-17 19:32:38 +08:00
|
|
|
/************************ End of chipdb section. ************************/
|
|
|
|
|
2018-06-02 18:57:19 +08:00
|
|
|
struct BelIterator
|
2018-05-26 20:27:21 +08:00
|
|
|
{
|
2018-06-07 18:56:49 +08:00
|
|
|
int cursor;
|
|
|
|
|
2018-06-08 03:38:24 +08:00
|
|
|
BelIterator operator++()
|
|
|
|
{
|
|
|
|
cursor++;
|
|
|
|
return *this;
|
|
|
|
}
|
|
|
|
BelIterator operator++(int)
|
|
|
|
{
|
|
|
|
BelIterator prior(*this);
|
|
|
|
cursor++;
|
|
|
|
return prior;
|
|
|
|
}
|
2018-06-07 21:38:14 +08:00
|
|
|
|
2018-06-23 21:28:09 +08:00
|
|
|
bool operator!=(const BelIterator &other) const { return cursor != other.cursor; }
|
2018-06-07 18:56:49 +08:00
|
|
|
|
2018-06-23 21:28:09 +08:00
|
|
|
bool operator==(const BelIterator &other) const { return cursor == other.cursor; }
|
2018-06-07 21:38:14 +08:00
|
|
|
|
2018-06-07 18:56:49 +08:00
|
|
|
BelId operator*() const
|
|
|
|
{
|
|
|
|
BelId ret;
|
|
|
|
ret.index = cursor;
|
|
|
|
return ret;
|
|
|
|
}
|
2018-05-26 20:27:21 +08:00
|
|
|
};
|
|
|
|
|
2018-06-02 18:57:19 +08:00
|
|
|
struct BelRange
|
2018-05-26 20:27:21 +08:00
|
|
|
{
|
2018-06-07 18:56:49 +08:00
|
|
|
BelIterator b, e;
|
|
|
|
BelIterator begin() const { return b; }
|
|
|
|
BelIterator end() const { return e; }
|
2018-05-26 20:27:21 +08:00
|
|
|
};
|
|
|
|
|
2018-05-26 20:56:30 +08:00
|
|
|
// -----------------------------------------------------------------------
|
|
|
|
|
2018-06-06 21:13:41 +08:00
|
|
|
struct BelPinIterator
|
2018-05-26 20:27:21 +08:00
|
|
|
{
|
2018-06-17 20:30:26 +08:00
|
|
|
const BelPortPOD *ptr = nullptr;
|
2018-06-07 18:56:49 +08:00
|
|
|
|
|
|
|
void operator++() { ptr++; }
|
2018-06-23 21:28:09 +08:00
|
|
|
bool operator!=(const BelPinIterator &other) const { return ptr != other.ptr; }
|
2018-06-07 18:56:49 +08:00
|
|
|
|
|
|
|
BelPin operator*() const
|
|
|
|
{
|
|
|
|
BelPin ret;
|
|
|
|
ret.bel.index = ptr->bel_index;
|
|
|
|
ret.pin = ptr->port;
|
|
|
|
return ret;
|
|
|
|
}
|
2018-06-06 21:13:41 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
struct BelPinRange
|
|
|
|
{
|
2018-06-07 18:56:49 +08:00
|
|
|
BelPinIterator b, e;
|
|
|
|
BelPinIterator begin() const { return b; }
|
|
|
|
BelPinIterator end() const { return e; }
|
2018-06-06 21:13:41 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
// -----------------------------------------------------------------------
|
|
|
|
|
|
|
|
struct WireIterator
|
|
|
|
{
|
2018-06-07 18:56:49 +08:00
|
|
|
int cursor = -1;
|
|
|
|
|
|
|
|
void operator++() { cursor++; }
|
2018-06-23 21:28:09 +08:00
|
|
|
bool operator!=(const WireIterator &other) const { return cursor != other.cursor; }
|
2018-06-07 18:56:49 +08:00
|
|
|
|
|
|
|
WireId operator*() const
|
|
|
|
{
|
|
|
|
WireId ret;
|
|
|
|
ret.index = cursor;
|
|
|
|
return ret;
|
|
|
|
}
|
2018-05-26 20:27:21 +08:00
|
|
|
};
|
|
|
|
|
2018-06-06 21:13:41 +08:00
|
|
|
struct WireRange
|
2018-05-26 20:27:21 +08:00
|
|
|
{
|
2018-06-07 18:56:49 +08:00
|
|
|
WireIterator b, e;
|
|
|
|
WireIterator begin() const { return b; }
|
|
|
|
WireIterator end() const { return e; }
|
2018-05-26 20:27:21 +08:00
|
|
|
};
|
|
|
|
|
2018-05-26 20:56:30 +08:00
|
|
|
// -----------------------------------------------------------------------
|
|
|
|
|
2018-06-06 21:13:41 +08:00
|
|
|
struct AllPipIterator
|
2018-05-26 20:27:21 +08:00
|
|
|
{
|
2018-06-07 18:56:49 +08:00
|
|
|
int cursor = -1;
|
|
|
|
|
|
|
|
void operator++() { cursor++; }
|
2018-06-23 21:28:09 +08:00
|
|
|
bool operator!=(const AllPipIterator &other) const { return cursor != other.cursor; }
|
2018-06-07 18:56:49 +08:00
|
|
|
|
|
|
|
PipId operator*() const
|
|
|
|
{
|
|
|
|
PipId ret;
|
|
|
|
ret.index = cursor;
|
|
|
|
return ret;
|
|
|
|
}
|
2018-05-26 20:27:21 +08:00
|
|
|
};
|
|
|
|
|
2018-06-06 21:13:41 +08:00
|
|
|
struct AllPipRange
|
2018-05-26 20:27:21 +08:00
|
|
|
{
|
2018-06-07 18:56:49 +08:00
|
|
|
AllPipIterator b, e;
|
|
|
|
AllPipIterator begin() const { return b; }
|
|
|
|
AllPipIterator end() const { return e; }
|
2018-05-26 20:27:21 +08:00
|
|
|
};
|
|
|
|
|
2018-05-26 20:56:30 +08:00
|
|
|
// -----------------------------------------------------------------------
|
|
|
|
|
2018-06-06 21:13:41 +08:00
|
|
|
struct PipIterator
|
2018-05-26 20:27:21 +08:00
|
|
|
{
|
2018-06-17 20:30:26 +08:00
|
|
|
const int *cursor = nullptr;
|
2018-06-07 18:56:49 +08:00
|
|
|
|
|
|
|
void operator++() { cursor++; }
|
2018-06-23 21:28:09 +08:00
|
|
|
bool operator!=(const PipIterator &other) const { return cursor != other.cursor; }
|
2018-06-07 18:56:49 +08:00
|
|
|
|
|
|
|
PipId operator*() const
|
|
|
|
{
|
|
|
|
PipId ret;
|
|
|
|
ret.index = *cursor;
|
|
|
|
return ret;
|
|
|
|
}
|
2018-05-26 20:27:21 +08:00
|
|
|
};
|
|
|
|
|
2018-06-06 21:13:41 +08:00
|
|
|
struct PipRange
|
2018-05-26 20:27:21 +08:00
|
|
|
{
|
2018-06-07 18:56:49 +08:00
|
|
|
PipIterator b, e;
|
|
|
|
PipIterator begin() const { return b; }
|
|
|
|
PipIterator end() const { return e; }
|
2018-05-26 20:27:21 +08:00
|
|
|
};
|
|
|
|
|
2018-06-18 19:35:25 +08:00
|
|
|
struct ArchArgs
|
2018-05-26 20:27:21 +08:00
|
|
|
{
|
2018-07-07 19:23:45 +08:00
|
|
|
enum ArchArgsTypes
|
2018-06-07 18:56:49 +08:00
|
|
|
{
|
|
|
|
NONE,
|
|
|
|
LP384,
|
|
|
|
LP1K,
|
|
|
|
LP8K,
|
|
|
|
HX1K,
|
|
|
|
HX8K,
|
|
|
|
UP5K
|
|
|
|
} type = NONE;
|
2018-06-13 17:40:28 +08:00
|
|
|
std::string package;
|
2018-05-26 20:27:21 +08:00
|
|
|
};
|
|
|
|
|
2018-07-14 02:20:54 +08:00
|
|
|
/// Forward declare proxy classes for Arch.
|
|
|
|
|
2018-07-14 18:10:31 +08:00
|
|
|
class ArchMutateMethods;
|
|
|
|
class ArchReadMethods;
|
2018-07-14 02:20:54 +08:00
|
|
|
|
|
|
|
/// Arch/Context
|
|
|
|
// Arch is the main state class of the PnR algorithms. It keeps note of mapped
|
|
|
|
// cells/nets, locked switches, etc.
|
2018-07-14 02:45:35 +08:00
|
|
|
//
|
2018-07-14 02:20:54 +08:00
|
|
|
// In order to mutate state in Arch, you can do one of two things:
|
|
|
|
// - directly call one of the wrapper methods to mutate state
|
|
|
|
// - get a read or readwrite proxy to the Arch, and call methods on it
|
|
|
|
|
2018-07-13 19:35:39 +08:00
|
|
|
class Arch : public BaseCtx
|
2018-05-26 20:27:21 +08:00
|
|
|
{
|
2018-07-14 02:20:54 +08:00
|
|
|
// We let proxy methods access our state.
|
2018-07-14 18:10:31 +08:00
|
|
|
friend class ArchMutateMethods;
|
|
|
|
friend class ArchReadMethods;
|
2018-07-14 18:10:59 +08:00
|
|
|
|
|
|
|
private:
|
2018-07-13 19:35:39 +08:00
|
|
|
std::vector<IdString> bel_to_cell;
|
|
|
|
std::vector<IdString> wire_to_net;
|
|
|
|
std::vector<IdString> pip_to_net;
|
|
|
|
std::vector<IdString> switches_locked;
|
2018-07-14 01:57:55 +08:00
|
|
|
mutable std::unordered_map<IdString, int> bel_by_name;
|
|
|
|
mutable std::unordered_map<IdString, int> wire_by_name;
|
|
|
|
mutable std::unordered_map<IdString, int> pip_by_name;
|
|
|
|
|
2018-07-14 18:10:59 +08:00
|
|
|
public:
|
2018-06-17 22:12:52 +08:00
|
|
|
const ChipInfoPOD *chip_info;
|
|
|
|
const PackageInfoPOD *package_info;
|
2018-05-26 20:27:21 +08:00
|
|
|
|
2018-06-18 19:35:25 +08:00
|
|
|
ArchArgs args;
|
|
|
|
Arch(ArchArgs args);
|
2018-05-26 20:27:21 +08:00
|
|
|
|
2018-06-11 00:25:23 +08:00
|
|
|
std::string getChipName();
|
|
|
|
|
2018-06-24 20:38:45 +08:00
|
|
|
IdString archId() const { return id("ice40"); }
|
|
|
|
IdString archArgsToId(ArchArgs args) const;
|
|
|
|
|
2018-06-18 22:08:19 +08:00
|
|
|
IdString belTypeToId(BelType type) const;
|
|
|
|
BelType belTypeFromId(IdString id) const;
|
|
|
|
|
|
|
|
IdString portPinToId(PortPin type) const;
|
|
|
|
PortPin portPinFromId(IdString id) const;
|
|
|
|
|
2018-06-18 19:35:25 +08:00
|
|
|
// -------------------------------------------------
|
2018-07-15 01:50:15 +08:00
|
|
|
|
|
|
|
/// Wrappers around getting a r(w)proxy and calling a single method.
|
|
|
|
// Deprecated: please acquire a proxy yourself and call the methods
|
|
|
|
// you want on it.
|
|
|
|
// Warning: these will content with locks taken by the r(w)proxies, and
|
|
|
|
// thus can cause difficult to debug deadlocks - we'll be getting rid of
|
|
|
|
// them because of that.
|
|
|
|
void unbindWire(WireId wire);
|
|
|
|
void unbindPip(PipId pip);
|
|
|
|
void unbindBel(BelId bel);
|
|
|
|
void bindWire(WireId wire, IdString net, PlaceStrength strength);
|
|
|
|
void bindPip(PipId pip, IdString net, PlaceStrength strength);
|
|
|
|
void bindBel(BelId bel, IdString cell, PlaceStrength strength);
|
|
|
|
bool checkWireAvail(WireId wire) const;
|
|
|
|
bool checkPipAvail(PipId pip) const;
|
|
|
|
bool checkBelAvail(BelId bel) const;
|
|
|
|
WireId getWireByName(IdString name) const;
|
|
|
|
WireId getWireBelPin(BelId bel, PortPin pin) const;
|
|
|
|
PipId getPipByName(IdString name) const;
|
|
|
|
IdString getConflictingWireNet(WireId wire) const;
|
|
|
|
IdString getConflictingPipNet(PipId pip) const;
|
|
|
|
IdString getConflictingBelCell(BelId bel) const;
|
|
|
|
IdString getBoundWireNet(WireId wire) const;
|
|
|
|
IdString getBoundPipNet(PipId pip) const;
|
|
|
|
IdString getBoundBelCell(BelId bel) const;
|
|
|
|
BelId getBelByName(IdString name) const;
|
|
|
|
|
|
|
|
// -------------------------------------------------
|
2018-07-14 01:57:55 +08:00
|
|
|
|
|
|
|
/// Methods to get chip info - don't need to use a wrapper, as these are
|
|
|
|
/// static per lifetime of object.
|
2018-05-26 20:27:21 +08:00
|
|
|
|
2018-06-07 18:56:49 +08:00
|
|
|
IdString getBelName(BelId bel) const
|
|
|
|
{
|
2018-07-04 18:15:23 +08:00
|
|
|
NPNR_ASSERT(bel != BelId());
|
2018-06-18 21:53:18 +08:00
|
|
|
return id(chip_info->bel_data[bel.index].name.get());
|
2018-06-07 18:56:49 +08:00
|
|
|
}
|
2018-05-26 20:27:21 +08:00
|
|
|
|
2018-07-14 18:10:59 +08:00
|
|
|
uint32_t getBelChecksum(BelId bel) const { return bel.index; }
|
2018-05-26 22:08:20 +08:00
|
|
|
|
2018-06-07 18:56:49 +08:00
|
|
|
BelRange getBels() const
|
|
|
|
{
|
|
|
|
BelRange range;
|
|
|
|
range.b.cursor = 0;
|
2018-06-17 22:12:52 +08:00
|
|
|
range.e.cursor = chip_info->num_bels;
|
2018-06-07 18:56:49 +08:00
|
|
|
return range;
|
|
|
|
}
|
2018-05-26 22:08:20 +08:00
|
|
|
|
2018-06-07 18:56:49 +08:00
|
|
|
BelRange getBelsByType(BelType type) const
|
|
|
|
{
|
|
|
|
BelRange range;
|
|
|
|
// FIXME
|
2018-05-26 22:08:20 +08:00
|
|
|
#if 0
|
2018-07-13 21:50:58 +08:00
|
|
|
if (type == "TYPE_A") {
|
|
|
|
range.b.cursor = bels_type_a_begin;
|
|
|
|
range.e.cursor = bels_type_a_end;
|
|
|
|
}
|
|
|
|
...
|
2018-05-26 22:08:20 +08:00
|
|
|
#endif
|
2018-06-07 18:56:49 +08:00
|
|
|
return range;
|
|
|
|
}
|
|
|
|
|
2018-06-12 19:40:22 +08:00
|
|
|
BelRange getBelsAtSameTile(BelId bel) const;
|
|
|
|
|
2018-06-07 18:56:49 +08:00
|
|
|
BelType getBelType(BelId bel) const
|
|
|
|
{
|
2018-07-04 18:15:23 +08:00
|
|
|
NPNR_ASSERT(bel != BelId());
|
2018-06-17 22:12:52 +08:00
|
|
|
return chip_info->bel_data[bel.index].type;
|
2018-06-07 18:56:49 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
BelPin getBelPinUphill(WireId wire) const
|
|
|
|
{
|
|
|
|
BelPin ret;
|
2018-07-04 18:15:23 +08:00
|
|
|
NPNR_ASSERT(wire != WireId());
|
2018-06-07 18:56:49 +08:00
|
|
|
|
2018-06-17 22:12:52 +08:00
|
|
|
if (chip_info->wire_data[wire.index].bel_uphill.bel_index >= 0) {
|
2018-06-23 21:28:09 +08:00
|
|
|
ret.bel.index = chip_info->wire_data[wire.index].bel_uphill.bel_index;
|
2018-06-17 22:12:52 +08:00
|
|
|
ret.pin = chip_info->wire_data[wire.index].bel_uphill.port;
|
2018-06-07 18:56:49 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
BelPinRange getBelPinsDownhill(WireId wire) const
|
|
|
|
{
|
|
|
|
BelPinRange range;
|
2018-07-04 18:15:23 +08:00
|
|
|
NPNR_ASSERT(wire != WireId());
|
2018-06-17 22:12:52 +08:00
|
|
|
range.b.ptr = chip_info->wire_data[wire.index].bels_downhill.get();
|
2018-06-23 21:28:09 +08:00
|
|
|
range.e.ptr = range.b.ptr + chip_info->wire_data[wire.index].num_bels_downhill;
|
2018-06-07 18:56:49 +08:00
|
|
|
return range;
|
|
|
|
}
|
|
|
|
|
|
|
|
// -------------------------------------------------
|
|
|
|
|
|
|
|
IdString getWireName(WireId wire) const
|
|
|
|
{
|
2018-07-04 18:15:23 +08:00
|
|
|
NPNR_ASSERT(wire != WireId());
|
2018-06-18 21:53:18 +08:00
|
|
|
return id(chip_info->wire_data[wire.index].name.get());
|
2018-06-07 18:56:49 +08:00
|
|
|
}
|
|
|
|
|
2018-06-22 01:36:20 +08:00
|
|
|
uint32_t getWireChecksum(WireId wire) const { return wire.index; }
|
2018-06-21 21:47:41 +08:00
|
|
|
|
2018-06-07 18:56:49 +08:00
|
|
|
AllPipRange getPips() const
|
|
|
|
{
|
|
|
|
AllPipRange range;
|
|
|
|
range.b.cursor = 0;
|
2018-06-17 22:12:52 +08:00
|
|
|
range.e.cursor = chip_info->num_pips;
|
2018-06-07 18:56:49 +08:00
|
|
|
return range;
|
|
|
|
}
|
2018-07-14 02:45:35 +08:00
|
|
|
|
2018-07-14 02:10:20 +08:00
|
|
|
IdString getPipName(PipId pip) const;
|
|
|
|
|
|
|
|
uint32_t getPipChecksum(PipId pip) const { return pip.index; }
|
2018-06-07 18:56:49 +08:00
|
|
|
|
|
|
|
WireId getPipSrcWire(PipId pip) const
|
|
|
|
{
|
|
|
|
WireId wire;
|
2018-07-04 18:15:23 +08:00
|
|
|
NPNR_ASSERT(pip != PipId());
|
2018-06-17 22:12:52 +08:00
|
|
|
wire.index = chip_info->pip_data[pip.index].src;
|
2018-06-07 18:56:49 +08:00
|
|
|
return wire;
|
|
|
|
}
|
|
|
|
|
|
|
|
WireId getPipDstWire(PipId pip) const
|
|
|
|
{
|
|
|
|
WireId wire;
|
2018-07-04 18:15:23 +08:00
|
|
|
NPNR_ASSERT(pip != PipId());
|
2018-06-17 22:12:52 +08:00
|
|
|
wire.index = chip_info->pip_data[pip.index].dst;
|
2018-06-07 18:56:49 +08:00
|
|
|
return wire;
|
|
|
|
}
|
|
|
|
|
|
|
|
DelayInfo getPipDelay(PipId pip) const
|
|
|
|
{
|
|
|
|
DelayInfo delay;
|
2018-07-04 18:15:23 +08:00
|
|
|
NPNR_ASSERT(pip != PipId());
|
2018-06-17 22:12:52 +08:00
|
|
|
delay.delay = chip_info->pip_data[pip.index].delay;
|
2018-06-07 18:56:49 +08:00
|
|
|
return delay;
|
|
|
|
}
|
|
|
|
|
|
|
|
PipRange getPipsDownhill(WireId wire) const
|
|
|
|
{
|
|
|
|
PipRange range;
|
2018-07-04 18:15:23 +08:00
|
|
|
NPNR_ASSERT(wire != WireId());
|
2018-06-17 22:12:52 +08:00
|
|
|
range.b.cursor = chip_info->wire_data[wire.index].pips_downhill.get();
|
2018-06-23 21:28:09 +08:00
|
|
|
range.e.cursor = range.b.cursor + chip_info->wire_data[wire.index].num_downhill;
|
2018-06-07 18:56:49 +08:00
|
|
|
return range;
|
|
|
|
}
|
|
|
|
|
|
|
|
PipRange getPipsUphill(WireId wire) const
|
|
|
|
{
|
|
|
|
PipRange range;
|
2018-07-04 18:15:23 +08:00
|
|
|
NPNR_ASSERT(wire != WireId());
|
2018-06-17 22:12:52 +08:00
|
|
|
range.b.cursor = chip_info->wire_data[wire.index].pips_uphill.get();
|
2018-06-23 21:28:09 +08:00
|
|
|
range.e.cursor = range.b.cursor + chip_info->wire_data[wire.index].num_uphill;
|
2018-06-07 18:56:49 +08:00
|
|
|
return range;
|
|
|
|
}
|
|
|
|
|
|
|
|
PipRange getWireAliases(WireId wire) const
|
|
|
|
{
|
|
|
|
PipRange range;
|
2018-07-04 18:15:23 +08:00
|
|
|
NPNR_ASSERT(wire != WireId());
|
2018-06-07 18:56:49 +08:00
|
|
|
range.b.cursor = nullptr;
|
|
|
|
range.e.cursor = nullptr;
|
|
|
|
return range;
|
|
|
|
}
|
|
|
|
|
2018-07-14 02:10:20 +08:00
|
|
|
WireRange getWires() const
|
|
|
|
{
|
|
|
|
WireRange range;
|
|
|
|
range.b.cursor = 0;
|
|
|
|
range.e.cursor = chip_info->num_wires;
|
|
|
|
return range;
|
|
|
|
}
|
|
|
|
|
2018-06-13 18:30:15 +08:00
|
|
|
BelId getPackagePinBel(const std::string &pin) const;
|
2018-06-16 03:29:02 +08:00
|
|
|
std::string getBelPackagePin(BelId bel) const;
|
2018-06-13 18:30:15 +08:00
|
|
|
|
2018-06-07 18:56:49 +08:00
|
|
|
// -------------------------------------------------
|
|
|
|
|
2018-07-14 02:20:54 +08:00
|
|
|
// TODO(q3k) move this to archproxies?
|
2018-07-12 23:22:29 +08:00
|
|
|
GroupId getGroupByName(IdString name) const;
|
|
|
|
IdString getGroupName(GroupId group) const;
|
|
|
|
std::vector<GroupId> getGroups() const;
|
|
|
|
std::vector<BelId> getGroupBels(GroupId group) const;
|
|
|
|
std::vector<WireId> getGroupWires(GroupId group) const;
|
|
|
|
std::vector<PipId> getGroupPips(GroupId group) const;
|
|
|
|
std::vector<GroupId> getGroupGroups(GroupId group) const;
|
|
|
|
|
|
|
|
// -------------------------------------------------
|
|
|
|
|
2018-07-14 02:20:54 +08:00
|
|
|
// These are also specific to the chip and not state, so they're available
|
|
|
|
// on arch directly.
|
2018-06-20 18:57:38 +08:00
|
|
|
void estimatePosition(BelId bel, int &x, int &y, bool &gb) const;
|
2018-06-16 21:23:04 +08:00
|
|
|
delay_t estimateDelay(WireId src, WireId dst) const;
|
2018-06-21 20:08:45 +08:00
|
|
|
delay_t getDelayEpsilon() const { return 20; }
|
|
|
|
delay_t getRipupDelayPenalty() const { return 200; }
|
2018-06-20 18:50:38 +08:00
|
|
|
float getDelayNS(delay_t v) const { return v * 0.001; }
|
2018-06-21 21:47:41 +08:00
|
|
|
uint32_t getDelayChecksum(delay_t v) const { return v; }
|
2018-06-13 18:37:23 +08:00
|
|
|
|
|
|
|
// -------------------------------------------------
|
2018-06-12 01:46:03 +08:00
|
|
|
|
2018-07-13 21:16:44 +08:00
|
|
|
bool pack();
|
2018-07-12 00:15:08 +08:00
|
|
|
bool place();
|
2018-07-12 00:04:09 +08:00
|
|
|
bool route();
|
|
|
|
|
|
|
|
// -------------------------------------------------
|
|
|
|
|
2018-07-14 18:46:32 +08:00
|
|
|
// TODO(q3k) move this to archproxies?
|
2018-07-11 20:03:23 +08:00
|
|
|
DecalXY getFrameDecal() const;
|
|
|
|
DecalXY getBelDecal(BelId bel) const;
|
|
|
|
DecalXY getWireDecal(WireId wire) const;
|
|
|
|
DecalXY getPipDecal(PipId pip) const;
|
2018-07-12 23:22:29 +08:00
|
|
|
DecalXY getGroupDecal(GroupId group) const;
|
2018-06-13 18:48:58 +08:00
|
|
|
|
2018-06-20 17:44:28 +08:00
|
|
|
// -------------------------------------------------
|
|
|
|
|
2018-06-20 18:21:56 +08:00
|
|
|
// Get the delay through a cell from one port to another, returning false
|
|
|
|
// if no path exists
|
2018-06-23 21:28:09 +08:00
|
|
|
bool getCellDelay(const CellInfo *cell, IdString fromPort, IdString toPort, delay_t &delay) const;
|
2018-06-20 17:44:28 +08:00
|
|
|
// Get the associated clock to a port, or empty if the port is combinational
|
|
|
|
IdString getPortClock(const CellInfo *cell, IdString port) const;
|
|
|
|
// Return true if a port is a clock
|
|
|
|
bool isClockPort(const CellInfo *cell, IdString port) const;
|
2018-06-23 18:09:01 +08:00
|
|
|
// Return true if a port is a net
|
|
|
|
bool isGlobalNet(const NetInfo *net) const;
|
|
|
|
|
2018-06-25 17:43:59 +08:00
|
|
|
// -------------------------------------------------
|
|
|
|
|
2018-07-14 01:57:55 +08:00
|
|
|
IdString id_glb_buf_out;
|
|
|
|
IdString id_icestorm_lc, id_sb_io, id_sb_gb;
|
|
|
|
IdString id_cen, id_clk, id_sr;
|
|
|
|
IdString id_i0, id_i1, id_i2, id_i3;
|
|
|
|
IdString id_dff_en, id_neg_clk;
|
|
|
|
};
|
|
|
|
|
2018-07-14 02:20:54 +08:00
|
|
|
// Read-only methods on Arch that require state access.
|
2018-07-14 18:10:59 +08:00
|
|
|
class ArchReadMethods : public BaseReadCtx
|
|
|
|
{
|
|
|
|
private:
|
2018-07-14 01:57:55 +08:00
|
|
|
const Arch *parent_;
|
2018-07-14 02:45:35 +08:00
|
|
|
const ChipInfoPOD *chip_info;
|
|
|
|
const std::vector<IdString> &bel_to_cell;
|
|
|
|
const std::vector<IdString> &wire_to_net;
|
|
|
|
const std::vector<IdString> &pip_to_net;
|
|
|
|
const std::vector<IdString> &switches_locked;
|
|
|
|
std::unordered_map<IdString, int> &bel_by_name;
|
|
|
|
std::unordered_map<IdString, int> &wire_by_name;
|
|
|
|
std::unordered_map<IdString, int> &pip_by_name;
|
2018-07-14 18:10:31 +08:00
|
|
|
|
2018-07-14 18:10:59 +08:00
|
|
|
public:
|
|
|
|
~ArchReadMethods() noexcept {}
|
|
|
|
ArchReadMethods(const Arch *parent)
|
|
|
|
: BaseReadCtx(parent), parent_(parent), chip_info(parent->chip_info), bel_to_cell(parent->bel_to_cell),
|
|
|
|
wire_to_net(parent->wire_to_net), pip_to_net(parent->pip_to_net),
|
|
|
|
switches_locked(parent->switches_locked), bel_by_name(parent->bel_by_name),
|
|
|
|
wire_by_name(parent->wire_by_name), pip_by_name(parent->pip_by_name)
|
|
|
|
{
|
|
|
|
}
|
2018-07-14 18:10:31 +08:00
|
|
|
ArchReadMethods(ArchReadMethods &&other) noexcept : ArchReadMethods(other.parent_) {}
|
|
|
|
ArchReadMethods(const ArchReadMethods &other) : ArchReadMethods(other.parent_) {}
|
2018-07-14 02:45:35 +08:00
|
|
|
|
2018-07-14 01:57:55 +08:00
|
|
|
/// Perform placement validity checks, returning false on failure (all implemented in arch_place.cc)
|
2018-06-25 17:43:59 +08:00
|
|
|
// Whether or not a given cell can be placed at a given Bel
|
|
|
|
// This is not intended for Bel type checks, but finer-grained constraints
|
|
|
|
// such as conflicting set/reset signals, etc
|
|
|
|
bool isValidBelForCell(CellInfo *cell, BelId bel) const;
|
|
|
|
// Return true whether all Bels at a given location are valid
|
|
|
|
bool isBelLocationValid(BelId bel) const;
|
|
|
|
// Helper function for above
|
|
|
|
bool logicCellsCompatible(const std::vector<const CellInfo *> &cells) const;
|
|
|
|
|
2018-07-14 01:57:55 +08:00
|
|
|
bool checkWireAvail(WireId wire) const;
|
|
|
|
bool checkPipAvail(PipId pip) const;
|
|
|
|
bool checkBelAvail(BelId bel) const;
|
|
|
|
|
|
|
|
WireId getWireByName(IdString name) const;
|
|
|
|
WireId getWireBelPin(BelId bel, PortPin pin) const;
|
|
|
|
PipId getPipByName(IdString name) const;
|
2018-07-14 02:45:35 +08:00
|
|
|
|
2018-07-14 01:57:55 +08:00
|
|
|
IdString getConflictingWireNet(WireId wire) const;
|
|
|
|
IdString getConflictingPipNet(PipId pip) const;
|
|
|
|
IdString getConflictingBelCell(BelId bel) const;
|
|
|
|
|
|
|
|
IdString getBoundWireNet(WireId wire) const;
|
|
|
|
IdString getBoundPipNet(PipId pip) const;
|
|
|
|
IdString getBoundBelCell(BelId bel) const;
|
|
|
|
|
|
|
|
BelId getBelByName(IdString name) const;
|
2018-07-14 03:53:52 +08:00
|
|
|
|
|
|
|
std::vector<GraphicElement> getDecalGraphics(DecalId decal) const;
|
2018-07-14 01:57:55 +08:00
|
|
|
};
|
|
|
|
|
2018-07-14 02:20:54 +08:00
|
|
|
// State mutating methods on Arch.
|
2018-07-14 18:10:59 +08:00
|
|
|
class ArchMutateMethods : public BaseMutateCtx
|
|
|
|
{
|
2018-07-14 18:10:31 +08:00
|
|
|
friend class MutateContext;
|
2018-07-14 18:10:59 +08:00
|
|
|
|
|
|
|
private:
|
2018-07-14 01:57:55 +08:00
|
|
|
Arch *parent_;
|
2018-07-14 02:45:35 +08:00
|
|
|
const ChipInfoPOD *chip_info;
|
|
|
|
std::vector<IdString> &bel_to_cell;
|
|
|
|
std::vector<IdString> &wire_to_net;
|
|
|
|
std::vector<IdString> &pip_to_net;
|
|
|
|
std::vector<IdString> &switches_locked;
|
|
|
|
std::unordered_map<IdString, int> &bel_by_name;
|
|
|
|
std::unordered_map<IdString, int> &wire_by_name;
|
|
|
|
std::unordered_map<IdString, int> &pip_by_name;
|
2018-07-14 18:10:31 +08:00
|
|
|
|
2018-07-14 18:10:59 +08:00
|
|
|
public:
|
|
|
|
ArchMutateMethods(Arch *parent)
|
|
|
|
: BaseMutateCtx(parent), parent_(parent), chip_info(parent->chip_info), bel_to_cell(parent->bel_to_cell),
|
|
|
|
wire_to_net(parent->wire_to_net), pip_to_net(parent->pip_to_net),
|
|
|
|
switches_locked(parent->switches_locked), bel_by_name(parent->bel_by_name),
|
|
|
|
wire_by_name(parent->wire_by_name), pip_by_name(parent->pip_by_name)
|
|
|
|
{
|
|
|
|
}
|
2018-07-14 18:10:31 +08:00
|
|
|
ArchMutateMethods(ArchMutateMethods &&other) : ArchMutateMethods(other.parent_) {}
|
|
|
|
ArchMutateMethods(const ArchMutateMethods &other) : ArchMutateMethods(other.parent_) {}
|
|
|
|
~ArchMutateMethods() {}
|
2018-07-14 01:57:55 +08:00
|
|
|
|
|
|
|
void unbindWire(WireId wire);
|
|
|
|
void unbindPip(PipId pip);
|
|
|
|
void unbindBel(BelId bel);
|
|
|
|
void bindWire(WireId wire, IdString net, PlaceStrength strength);
|
|
|
|
void bindPip(PipId pip, IdString net, PlaceStrength strength);
|
|
|
|
void bindBel(BelId bel, IdString cell, PlaceStrength strength);
|
2018-07-14 02:20:54 +08:00
|
|
|
// Returned pointer is valid as long as Proxy object exists.
|
2018-07-14 01:57:55 +08:00
|
|
|
CellInfo *getCell(IdString cell);
|
2018-05-26 20:27:21 +08:00
|
|
|
};
|
|
|
|
|
2018-06-12 20:24:59 +08:00
|
|
|
NEXTPNR_NAMESPACE_END
|