2015-06-26 09:04:19 +00:00
|
|
|
// ***************************************************************************
|
|
|
|
// ***************************************************************************
|
2017-05-17 08:44:52 +00:00
|
|
|
// Copyright 2014 - 2017 (c) Analog Devices, Inc. All rights reserved.
|
|
|
|
//
|
|
|
|
// Each core or library found in this collection may have its own licensing terms.
|
|
|
|
// The user should keep this in in mind while exploring these cores.
|
|
|
|
//
|
|
|
|
// Redistribution and use in source and binary forms,
|
|
|
|
// with or without modification of this file, are permitted under the terms of either
|
|
|
|
// (at the option of the user):
|
|
|
|
//
|
|
|
|
// 1. The GNU General Public License version 2 as published by the
|
|
|
|
// Free Software Foundation, which can be found in the top level directory, or at:
|
|
|
|
// https://www.gnu.org/licenses/old-licenses/gpl-2.0.en.html
|
|
|
|
//
|
|
|
|
// OR
|
|
|
|
//
|
|
|
|
// 2. An ADI specific BSD license as noted in the top level directory, or on-line at:
|
|
|
|
// https://github.com/analogdevicesinc/hdl/blob/dev/LICENSE
|
2015-06-26 09:04:19 +00:00
|
|
|
//
|
|
|
|
// ***************************************************************************
|
|
|
|
// ***************************************************************************
|
|
|
|
// iq correction = a*(i+x) + b*(q+y); offsets are added in dcfilter.
|
|
|
|
|
|
|
|
`timescale 1ns/100ps
|
|
|
|
|
2016-09-23 17:40:35 +00:00
|
|
|
module ad_iqcor #(
|
2015-06-26 09:04:19 +00:00
|
|
|
|
|
|
|
// select i/q if disabled
|
|
|
|
|
2016-09-23 17:40:35 +00:00
|
|
|
parameter Q_OR_I_N = 0,
|
|
|
|
parameter DISABLE = 0) (
|
2015-06-26 09:04:19 +00:00
|
|
|
|
|
|
|
// data interface
|
|
|
|
|
2016-09-23 17:40:35 +00:00
|
|
|
input clk,
|
|
|
|
input valid,
|
|
|
|
input [15:0] data_in,
|
|
|
|
input [15:0] data_iq,
|
|
|
|
output valid_out,
|
|
|
|
output [15:0] data_out,
|
2015-06-26 09:04:19 +00:00
|
|
|
|
|
|
|
// control interface
|
|
|
|
|
2016-09-23 17:40:35 +00:00
|
|
|
input iqcor_enable,
|
|
|
|
input [15:0] iqcor_coeff_1,
|
|
|
|
input [15:0] iqcor_coeff_2);
|
2015-06-26 09:04:19 +00:00
|
|
|
|
|
|
|
// internal registers
|
|
|
|
|
|
|
|
reg p1_valid = 'd0;
|
|
|
|
reg [15:0] p1_data_i = 'd0;
|
|
|
|
reg [15:0] p1_data_q = 'd0;
|
|
|
|
reg [33:0] p1_data_p = 'd0;
|
2016-09-23 17:40:35 +00:00
|
|
|
reg valid_int = 'd0;
|
|
|
|
reg [15:0] data_int = 'd0;
|
2015-09-16 11:24:18 +00:00
|
|
|
reg [15:0] iqcor_coeff_1_r = 'd0;
|
|
|
|
reg [15:0] iqcor_coeff_2_r = 'd0;
|
2015-06-26 09:04:19 +00:00
|
|
|
|
|
|
|
// internal signals
|
|
|
|
|
2015-07-23 19:55:27 +00:00
|
|
|
wire [15:0] data_i_s;
|
|
|
|
wire [15:0] data_q_s;
|
2015-06-26 09:04:19 +00:00
|
|
|
wire [33:0] p1_data_p_i_s;
|
|
|
|
wire p1_valid_s;
|
|
|
|
wire [15:0] p1_data_i_s;
|
|
|
|
wire [33:0] p1_data_p_q_s;
|
|
|
|
wire [15:0] p1_data_q_s;
|
|
|
|
|
2016-09-23 17:40:35 +00:00
|
|
|
// data-path disable
|
|
|
|
|
|
|
|
generate
|
|
|
|
if (DISABLE == 1) begin
|
|
|
|
assign valid_out = valid;
|
|
|
|
assign data_out = data_in;
|
|
|
|
end else begin
|
|
|
|
assign valid_out = valid_int;
|
|
|
|
assign data_out = data_int;
|
|
|
|
end
|
|
|
|
endgenerate
|
|
|
|
|
2015-07-23 19:55:27 +00:00
|
|
|
// swap i & q
|
|
|
|
|
2015-08-19 11:11:47 +00:00
|
|
|
assign data_i_s = (Q_OR_I_N == 1) ? data_iq : data_in;
|
|
|
|
assign data_q_s = (Q_OR_I_N == 1) ? data_in : data_iq;
|
2015-07-23 19:55:27 +00:00
|
|
|
|
2015-09-16 11:24:18 +00:00
|
|
|
// coefficients are flopped to remove warnings from vivado
|
|
|
|
|
|
|
|
always @(posedge clk) begin
|
|
|
|
iqcor_coeff_1_r <= iqcor_coeff_1;
|
|
|
|
iqcor_coeff_2_r <= iqcor_coeff_2;
|
|
|
|
end
|
|
|
|
|
2015-06-26 09:04:19 +00:00
|
|
|
// scaling functions - i
|
|
|
|
|
|
|
|
ad_mul #(.DELAY_DATA_WIDTH(17)) i_mul_i (
|
|
|
|
.clk (clk),
|
2015-07-23 19:55:27 +00:00
|
|
|
.data_a ({data_i_s[15], data_i_s}),
|
2015-09-16 11:24:18 +00:00
|
|
|
.data_b ({iqcor_coeff_1_r[15], iqcor_coeff_1_r}),
|
2015-06-26 09:04:19 +00:00
|
|
|
.data_p (p1_data_p_i_s),
|
2015-07-23 19:55:27 +00:00
|
|
|
.ddata_in ({valid, data_i_s}),
|
2015-06-26 09:04:19 +00:00
|
|
|
.ddata_out ({p1_valid_s, p1_data_i_s}));
|
|
|
|
|
|
|
|
// scaling functions - q
|
|
|
|
|
|
|
|
ad_mul #(.DELAY_DATA_WIDTH(16)) i_mul_q (
|
|
|
|
.clk (clk),
|
2015-07-23 19:55:27 +00:00
|
|
|
.data_a ({data_q_s[15], data_q_s}),
|
2015-09-16 11:24:18 +00:00
|
|
|
.data_b ({iqcor_coeff_2_r[15], iqcor_coeff_2_r}),
|
2015-06-26 09:04:19 +00:00
|
|
|
.data_p (p1_data_p_q_s),
|
2015-07-23 19:55:27 +00:00
|
|
|
.ddata_in (data_q_s),
|
2015-06-26 09:04:19 +00:00
|
|
|
.ddata_out (p1_data_q_s));
|
|
|
|
|
|
|
|
// sum
|
|
|
|
|
|
|
|
always @(posedge clk) begin
|
|
|
|
p1_valid <= p1_valid_s;
|
|
|
|
p1_data_i <= p1_data_i_s;
|
|
|
|
p1_data_q <= p1_data_q_s;
|
|
|
|
p1_data_p <= p1_data_p_i_s + p1_data_p_q_s;
|
|
|
|
end
|
|
|
|
|
|
|
|
// output registers
|
|
|
|
|
|
|
|
always @(posedge clk) begin
|
2016-09-23 17:40:35 +00:00
|
|
|
valid_int <= p1_valid;
|
2015-06-26 09:04:19 +00:00
|
|
|
if (iqcor_enable == 1'b1) begin
|
2016-09-23 17:40:35 +00:00
|
|
|
data_int <= p1_data_p[29:14];
|
2015-08-19 11:11:47 +00:00
|
|
|
end else if (Q_OR_I_N == 1) begin
|
2016-09-23 17:40:35 +00:00
|
|
|
data_int <= p1_data_q;
|
2015-06-26 09:04:19 +00:00
|
|
|
end else begin
|
2016-09-23 17:40:35 +00:00
|
|
|
data_int <= p1_data_i;
|
2015-06-26 09:04:19 +00:00
|
|
|
end
|
|
|
|
end
|
|
|
|
|
|
|
|
endmodule
|
|
|
|
|
|
|
|
// ***************************************************************************
|
|
|
|
// ***************************************************************************
|