2017-07-24 20:25:24 +00:00
|
|
|
// ***************************************************************************
|
|
|
|
// ***************************************************************************
|
|
|
|
// Copyright 2014 - 2017 (c) Analog Devices, Inc. All rights reserved.
|
|
|
|
//
|
|
|
|
// In this HDL repository, there are many different and unique modules, consisting
|
|
|
|
// of various HDL (Verilog or VHDL) components. The individual modules are
|
|
|
|
// developed independently, and may be accompanied by separate and unique license
|
|
|
|
// terms.
|
|
|
|
//
|
|
|
|
// The user should read each of these license terms, and understand the
|
2018-03-14 14:45:47 +00:00
|
|
|
// freedoms and responsibilities that he or she has by using this source/core.
|
2017-07-24 20:25:24 +00:00
|
|
|
//
|
|
|
|
// This core is distributed in the hope that it will be useful, but WITHOUT ANY
|
|
|
|
// WARRANTY; without even the implied warranty of MERCHANTABILITY or FITNESS FOR
|
|
|
|
// A PARTICULAR PURPOSE.
|
|
|
|
//
|
|
|
|
// Redistribution and use of source or resulting binaries, with or without modification
|
|
|
|
// of this file, are permitted under one of the following two license terms:
|
|
|
|
//
|
|
|
|
// 1. The GNU General Public License version 2 as published by the
|
|
|
|
// Free Software Foundation, which can be found in the top level directory
|
|
|
|
// of this repository (LICENSE_GPL2), and also online at:
|
|
|
|
// <https://www.gnu.org/licenses/old-licenses/gpl-2.0.html>
|
|
|
|
//
|
|
|
|
// OR
|
|
|
|
//
|
|
|
|
// 2. An ADI specific BSD license, which can be found in the top level directory
|
|
|
|
// of this repository (LICENSE_ADIBSD), and also on-line at:
|
|
|
|
// https://github.com/analogdevicesinc/hdl/blob/master/LICENSE_ADIBSD
|
|
|
|
// This will allow to generate bit files and not release the source code,
|
|
|
|
// as long as it attaches to an ADI device.
|
|
|
|
//
|
|
|
|
// ***************************************************************************
|
|
|
|
// ***************************************************************************
|
|
|
|
|
|
|
|
`timescale 1ns/100ps
|
|
|
|
|
|
|
|
module ad_data_clk #(
|
|
|
|
|
2019-01-11 08:54:16 +00:00
|
|
|
parameter SINGLE_ENDED = 0) (
|
2017-07-24 20:25:24 +00:00
|
|
|
|
|
|
|
input rst,
|
|
|
|
output locked,
|
|
|
|
|
|
|
|
input clk_in_p,
|
|
|
|
input clk_in_n,
|
|
|
|
output clk);
|
|
|
|
|
|
|
|
// internal signals
|
|
|
|
|
|
|
|
wire clk_ibuf_s;
|
|
|
|
|
|
|
|
// defaults
|
|
|
|
|
|
|
|
assign locked = 1'b1;
|
|
|
|
|
|
|
|
// instantiations
|
|
|
|
|
|
|
|
generate
|
|
|
|
if (SINGLE_ENDED == 1) begin
|
|
|
|
IBUFG i_rx_clk_ibuf (
|
|
|
|
.I (clk_in_p),
|
|
|
|
.O (clk_ibuf_s));
|
|
|
|
end else begin
|
|
|
|
IBUFGDS i_rx_clk_ibuf (
|
|
|
|
.I (clk_in_p),
|
|
|
|
.IB (clk_in_n),
|
|
|
|
.O (clk_ibuf_s));
|
|
|
|
end
|
|
|
|
endgenerate
|
|
|
|
|
|
|
|
BUFG i_clk_gbuf (
|
|
|
|
.I (clk_ibuf_s),
|
|
|
|
.O (clk));
|
|
|
|
|
|
|
|
endmodule
|
|
|
|
|
|
|
|
// ***************************************************************************
|
|
|
|
// ***************************************************************************
|