2023-07-06 12:08:22 +00:00
|
|
|
###############################################################################
|
|
|
|
## Copyright (C) 2014-2023 Analog Devices, Inc. All rights reserved.
|
|
|
|
### SPDX short identifier: ADIBSD
|
|
|
|
###############################################################################
|
2015-06-26 09:04:19 +00:00
|
|
|
|
|
|
|
create_bd_port -dir I -type rst sys_rst
|
|
|
|
create_bd_port -dir I sys_clk_p
|
|
|
|
create_bd_port -dir I sys_clk_n
|
|
|
|
|
|
|
|
create_bd_intf_port -mode Master -vlnv xilinx.com:interface:ddrx_rtl:1.0 ddr3
|
|
|
|
|
|
|
|
create_bd_port -dir O -type rst phy_rstn
|
|
|
|
create_bd_port -dir I phy_sd
|
|
|
|
create_bd_intf_port -mode Slave -vlnv xilinx.com:interface:diff_clock_rtl:1.0 mgt_clk
|
|
|
|
create_bd_intf_port -mode Master -vlnv xilinx.com:interface:sgmii_rtl:1.0 sgmii
|
2020-12-16 15:34:25 +00:00
|
|
|
create_bd_intf_port -mode Master -vlnv xilinx.com:interface:mdio_rtl:1.0 mdio
|
2015-06-26 09:04:19 +00:00
|
|
|
|
|
|
|
create_bd_intf_port -mode Master -vlnv xilinx.com:interface:gpio_rtl:1.0 gpio_lcd
|
|
|
|
|
|
|
|
create_bd_intf_port -mode Master -vlnv xilinx.com:interface:emc_rtl:1.0 linear_flash
|
|
|
|
|
|
|
|
create_bd_intf_port -mode Master -vlnv xilinx.com:interface:iic_rtl:1.0 iic_main
|
|
|
|
|
|
|
|
create_bd_port -dir I uart_sin
|
|
|
|
create_bd_port -dir O uart_sout
|
|
|
|
|
|
|
|
create_bd_port -dir O -from 7 -to 0 spi_csn_o
|
|
|
|
create_bd_port -dir I -from 7 -to 0 spi_csn_i
|
|
|
|
create_bd_port -dir I spi_clk_i
|
|
|
|
create_bd_port -dir O spi_clk_o
|
|
|
|
create_bd_port -dir I spi_sdo_i
|
|
|
|
create_bd_port -dir O spi_sdo_o
|
|
|
|
create_bd_port -dir I spi_sdi_i
|
|
|
|
|
|
|
|
create_bd_port -dir I -from 31 -to 0 gpio0_i
|
|
|
|
create_bd_port -dir O -from 31 -to 0 gpio0_o
|
|
|
|
create_bd_port -dir O -from 31 -to 0 gpio0_t
|
|
|
|
create_bd_port -dir I -from 31 -to 0 gpio1_i
|
|
|
|
create_bd_port -dir O -from 31 -to 0 gpio1_o
|
|
|
|
create_bd_port -dir O -from 31 -to 0 gpio1_t
|
|
|
|
|
|
|
|
set_property -dict [list CONFIG.POLARITY {ACTIVE_HIGH}] [get_bd_ports sys_rst]
|
|
|
|
|
|
|
|
# instance: microblaze - processor
|
|
|
|
|
2017-04-12 15:50:42 +00:00
|
|
|
ad_ip_instance microblaze sys_mb
|
|
|
|
ad_ip_parameter sys_mb CONFIG.G_TEMPLATE_LIST 4
|
|
|
|
ad_ip_parameter sys_mb CONFIG.C_DCACHE_FORCE_TAG_LUTRAM 1
|
2015-06-26 09:04:19 +00:00
|
|
|
|
|
|
|
# instance: microblaze - local memory & bus
|
|
|
|
|
2017-04-12 15:50:42 +00:00
|
|
|
ad_ip_instance lmb_v10 sys_dlmb
|
|
|
|
ad_ip_instance lmb_v10 sys_ilmb
|
2015-06-26 09:04:19 +00:00
|
|
|
|
2017-04-12 15:50:42 +00:00
|
|
|
ad_ip_instance lmb_bram_if_cntlr sys_dlmb_cntlr
|
|
|
|
ad_ip_parameter sys_dlmb_cntlr CONFIG.C_ECC 0
|
2015-06-26 09:04:19 +00:00
|
|
|
|
2017-04-12 15:50:42 +00:00
|
|
|
ad_ip_instance lmb_bram_if_cntlr sys_ilmb_cntlr
|
|
|
|
ad_ip_parameter sys_ilmb_cntlr CONFIG.C_ECC 0
|
2015-06-26 09:04:19 +00:00
|
|
|
|
2017-04-12 15:50:42 +00:00
|
|
|
ad_ip_instance blk_mem_gen sys_lmb_bram
|
|
|
|
ad_ip_parameter sys_lmb_bram CONFIG.Memory_Type True_Dual_Port_RAM
|
|
|
|
ad_ip_parameter sys_lmb_bram CONFIG.use_bram_block BRAM_Controller
|
2015-06-26 09:04:19 +00:00
|
|
|
|
|
|
|
# instance: microblaze- mdm
|
|
|
|
|
2017-04-12 15:50:42 +00:00
|
|
|
ad_ip_instance mdm sys_mb_debug
|
|
|
|
ad_ip_parameter sys_mb_debug CONFIG.C_USE_UART 1
|
2015-06-26 09:04:19 +00:00
|
|
|
|
|
|
|
# instance: system reset/clocks
|
|
|
|
|
2017-04-12 15:50:42 +00:00
|
|
|
ad_ip_instance proc_sys_reset sys_rstgen
|
2019-05-29 06:16:36 +00:00
|
|
|
ad_ip_parameter sys_rstgen CONFIG.C_EXT_RST_WIDTH 1
|
|
|
|
ad_ip_instance proc_sys_reset sys_200m_rstgen
|
|
|
|
ad_ip_parameter sys_200m_rstgen CONFIG.C_EXT_RST_WIDTH 1
|
2015-06-26 09:04:19 +00:00
|
|
|
|
|
|
|
# instance: ddr (mig)
|
|
|
|
|
2017-04-12 15:50:42 +00:00
|
|
|
ad_ip_instance mig_7series axi_ddr_cntrl
|
|
|
|
set axi_ddr_cntrl_dir [get_property IP_DIR [get_ips [get_property CONFIG.Component_Name [get_bd_cells axi_ddr_cntrl]]]]
|
2015-06-26 09:04:19 +00:00
|
|
|
file copy -force $ad_hdl_dir/projects/common/vc707/vc707_system_mig.prj "$axi_ddr_cntrl_dir/"
|
2017-04-12 15:50:42 +00:00
|
|
|
ad_ip_parameter axi_ddr_cntrl CONFIG.XML_INPUT_FILE vc707_system_mig.prj
|
|
|
|
ad_ip_parameter axi_ddr_cntrl CONFIG.RESET_BOARD_INTERFACE Custom
|
2015-06-26 09:04:19 +00:00
|
|
|
|
|
|
|
# instance: default peripherals
|
|
|
|
|
2017-04-12 15:50:42 +00:00
|
|
|
ad_ip_instance axi_ethernet axi_ethernet
|
|
|
|
ad_ip_parameter axi_ethernet CONFIG.PHY_TYPE SGMII
|
|
|
|
ad_ip_parameter axi_ethernet CONFIG.TXCSUM Full
|
|
|
|
ad_ip_parameter axi_ethernet CONFIG.RXCSUM Full
|
|
|
|
ad_ip_parameter axi_ethernet CONFIG.TXMEM 8k
|
|
|
|
ad_ip_parameter axi_ethernet CONFIG.RXMEM 8k
|
2015-06-26 09:04:19 +00:00
|
|
|
|
2017-04-12 15:50:42 +00:00
|
|
|
ad_ip_instance axi_dma axi_ethernet_dma
|
|
|
|
ad_ip_parameter axi_ethernet_dma CONFIG.c_include_mm2s_dre 1
|
|
|
|
ad_ip_parameter axi_ethernet_dma CONFIG.c_sg_use_stsapp_length 1
|
|
|
|
ad_ip_parameter axi_ethernet_dma CONFIG.c_include_s2mm_dre 1
|
2015-06-26 09:04:19 +00:00
|
|
|
|
2017-04-12 15:50:42 +00:00
|
|
|
ad_ip_instance axi_iic axi_iic_main
|
2015-06-26 09:04:19 +00:00
|
|
|
|
2017-04-12 15:50:42 +00:00
|
|
|
ad_ip_instance axi_uartlite axi_uart
|
|
|
|
ad_ip_parameter axi_uart CONFIG.C_BAUDRATE 115200
|
2015-06-26 09:04:19 +00:00
|
|
|
|
2017-04-12 15:50:42 +00:00
|
|
|
ad_ip_instance axi_timer axi_timer
|
2015-06-26 09:04:19 +00:00
|
|
|
|
2017-04-12 15:50:42 +00:00
|
|
|
ad_ip_instance axi_gpio axi_gpio_lcd
|
|
|
|
ad_ip_parameter axi_gpio_lcd CONFIG.C_GPIO_WIDTH 7
|
|
|
|
ad_ip_parameter axi_gpio_lcd CONFIG.C_INTERRUPT_PRESENT 1
|
2015-06-26 09:04:19 +00:00
|
|
|
|
2017-04-12 15:50:42 +00:00
|
|
|
ad_ip_instance axi_quad_spi axi_spi
|
|
|
|
ad_ip_parameter axi_spi CONFIG.C_USE_STARTUP 0
|
|
|
|
ad_ip_parameter axi_spi CONFIG.C_NUM_SS_BITS 8
|
|
|
|
ad_ip_parameter axi_spi CONFIG.C_SCK_RATIO 8
|
2015-06-26 09:04:19 +00:00
|
|
|
|
2017-04-12 15:50:42 +00:00
|
|
|
ad_ip_instance axi_gpio axi_gpio
|
|
|
|
ad_ip_parameter axi_gpio CONFIG.C_IS_DUAL 1
|
|
|
|
ad_ip_parameter axi_gpio CONFIG.C_GPIO_WIDTH 32
|
|
|
|
ad_ip_parameter axi_gpio CONFIG.C_GPIO2_WIDTH 32
|
|
|
|
ad_ip_parameter axi_gpio CONFIG.C_INTERRUPT_PRESENT 1
|
2015-06-26 09:04:19 +00:00
|
|
|
|
|
|
|
# instance: interrupt
|
|
|
|
|
2017-04-12 15:50:42 +00:00
|
|
|
ad_ip_instance axi_intc axi_intc
|
|
|
|
ad_ip_parameter axi_intc CONFIG.C_HAS_FAST 0
|
2015-06-26 09:04:19 +00:00
|
|
|
|
2017-04-12 15:50:42 +00:00
|
|
|
ad_ip_instance xlconcat sys_concat_intc
|
|
|
|
ad_ip_parameter sys_concat_intc CONFIG.NUM_PORTS 16
|
2015-06-26 09:04:19 +00:00
|
|
|
|
|
|
|
# linear flash
|
|
|
|
|
2017-04-12 15:50:42 +00:00
|
|
|
ad_ip_instance axi_emc axi_linear_flash
|
|
|
|
ad_ip_parameter axi_linear_flash CONFIG.USE_BOARD_FLOW true
|
|
|
|
ad_ip_parameter axi_linear_flash CONFIG.EMC_BOARD_INTERFACE linear_flash
|
|
|
|
ad_ip_parameter axi_linear_flash CONFIG.C_MEM0_TYPE 2
|
|
|
|
ad_ip_parameter axi_linear_flash CONFIG.C_S_AXI_MEM_ID_WIDTH 0
|
|
|
|
ad_ip_parameter axi_linear_flash CONFIG.C_THZCE_PS_MEM_0 7000
|
|
|
|
ad_ip_parameter axi_linear_flash CONFIG.C_TLZWE_PS_MEM_0 0
|
|
|
|
ad_ip_parameter axi_linear_flash CONFIG.C_TWC_PS_MEM_0 15000
|
|
|
|
ad_ip_parameter axi_linear_flash CONFIG.C_WR_REC_TIME_MEM_0 0
|
|
|
|
ad_ip_parameter axi_linear_flash CONFIG.C_TWP_PS_MEM_0 40000
|
|
|
|
ad_ip_parameter axi_linear_flash CONFIG.C_TWPH_PS_MEM_0 20000
|
|
|
|
ad_ip_parameter axi_linear_flash CONFIG.C_TPACC_PS_FLASH_0 15000
|
|
|
|
ad_ip_parameter axi_linear_flash CONFIG.C_TCEDV_PS_MEM_0 96000
|
|
|
|
ad_ip_parameter axi_linear_flash CONFIG.C_TAVDV_PS_MEM_0 96000
|
2015-06-26 09:04:19 +00:00
|
|
|
|
|
|
|
# connections
|
|
|
|
|
|
|
|
ad_connect sys_mb_debug/Debug_SYS_Rst sys_rstgen/mb_debug_sys_rst
|
|
|
|
ad_connect sys_rstgen/mb_reset sys_mb/Reset
|
|
|
|
ad_connect sys_rstgen/bus_struct_reset sys_dlmb/SYS_Rst
|
|
|
|
ad_connect sys_rstgen/bus_struct_reset sys_ilmb/SYS_Rst
|
|
|
|
ad_connect sys_rstgen/bus_struct_reset sys_dlmb_cntlr/LMB_Rst
|
|
|
|
ad_connect sys_rstgen/bus_struct_reset sys_ilmb_cntlr/LMB_Rst
|
|
|
|
|
|
|
|
# microblaze local memory
|
|
|
|
|
|
|
|
ad_connect sys_dlmb/LMB_Sl_0 sys_dlmb_cntlr/SLMB
|
|
|
|
ad_connect sys_ilmb/LMB_Sl_0 sys_ilmb_cntlr/SLMB
|
|
|
|
ad_connect sys_dlmb_cntlr/BRAM_PORT sys_lmb_bram/BRAM_PORTA
|
|
|
|
ad_connect sys_ilmb_cntlr/BRAM_PORT sys_lmb_bram/BRAM_PORTB
|
|
|
|
ad_connect sys_mb/DLMB sys_dlmb/LMB_M
|
|
|
|
ad_connect sys_mb/ILMB sys_ilmb/LMB_M
|
|
|
|
|
2019-06-28 08:41:21 +00:00
|
|
|
# system id
|
|
|
|
|
|
|
|
ad_ip_instance axi_sysid axi_sysid_0
|
|
|
|
ad_ip_instance sysid_rom rom_sys_0
|
|
|
|
|
|
|
|
ad_connect axi_sysid_0/rom_addr rom_sys_0/rom_addr
|
|
|
|
ad_connect axi_sysid_0/sys_rom_data rom_sys_0/rom_data
|
|
|
|
ad_connect sys_cpu_clk rom_sys_0/clk
|
|
|
|
|
2015-06-26 09:04:19 +00:00
|
|
|
# microblaze debug & interrupt
|
|
|
|
|
|
|
|
ad_connect sys_mb_debug/MBDEBUG_0 sys_mb/DEBUG
|
|
|
|
ad_connect axi_intc/interrupt sys_mb/INTERRUPT
|
|
|
|
ad_connect sys_concat_intc/dout axi_intc/intr
|
|
|
|
|
|
|
|
# defaults (peripherals)
|
|
|
|
|
|
|
|
ad_connect axi_ddr_cntrl/device_temp_i GND
|
|
|
|
ad_connect axi_ddr_cntrl/mmcm_locked sys_rstgen/dcm_locked
|
2019-05-29 06:16:36 +00:00
|
|
|
ad_connect axi_ddr_cntrl/mmcm_locked sys_200m_rstgen/dcm_locked
|
2015-06-26 09:04:19 +00:00
|
|
|
|
|
|
|
ad_connect sys_cpu_clk axi_ddr_cntrl/ui_addn_clk_0
|
|
|
|
ad_connect sys_200m_clk axi_ddr_cntrl/ui_clk
|
|
|
|
ad_connect sys_cpu_resetn axi_ddr_cntrl/aresetn
|
|
|
|
ad_connect sys_cpu_reset sys_rstgen/peripheral_reset
|
|
|
|
ad_connect sys_cpu_resetn sys_rstgen/peripheral_aresetn
|
2019-05-29 06:16:36 +00:00
|
|
|
ad_connect sys_200m_reset sys_200m_rstgen/peripheral_reset
|
|
|
|
ad_connect sys_200m_resetn sys_200m_rstgen/peripheral_aresetn
|
2015-06-26 09:04:19 +00:00
|
|
|
|
2019-05-27 09:52:27 +00:00
|
|
|
# generic system clocks pointers
|
|
|
|
|
|
|
|
set sys_cpu_clk [get_bd_nets sys_cpu_clk]
|
|
|
|
set sys_dma_clk [get_bd_nets sys_200m_clk]
|
|
|
|
set sys_iodelay_clk [get_bd_nets sys_200m_clk]
|
|
|
|
|
2019-05-30 06:43:44 +00:00
|
|
|
set sys_cpu_reset [get_bd_nets sys_cpu_reset]
|
|
|
|
set sys_cpu_resetn [get_bd_nets sys_cpu_resetn]
|
|
|
|
set sys_dma_reset [get_bd_nets sys_200m_reset]
|
|
|
|
set sys_dma_resetn [get_bd_nets sys_200m_resetn]
|
|
|
|
set sys_iodelay_reset [get_bd_nets sys_200m_reset]
|
|
|
|
set sys_iodelay_resetn [get_bd_nets sys_200m_resetn]
|
|
|
|
|
2015-06-26 09:04:19 +00:00
|
|
|
ad_connect sys_cpu_clk sys_rstgen/slowest_sync_clk
|
2019-05-29 06:16:36 +00:00
|
|
|
ad_connect sys_200m_clk sys_200m_rstgen/slowest_sync_clk
|
2015-06-26 09:04:19 +00:00
|
|
|
ad_connect sys_cpu_clk sys_mb/Clk
|
|
|
|
ad_connect sys_cpu_clk sys_dlmb/LMB_Clk
|
|
|
|
ad_connect sys_cpu_clk sys_ilmb/LMB_Clk
|
|
|
|
ad_connect sys_cpu_clk sys_dlmb_cntlr/LMB_Clk
|
|
|
|
ad_connect sys_cpu_clk sys_ilmb_cntlr/LMB_Clk
|
|
|
|
ad_connect sys_cpu_clk axi_spi/ext_spi_clk
|
|
|
|
|
|
|
|
# defaults (interrupts)
|
|
|
|
|
|
|
|
ad_connect sys_concat_intc/In0 axi_timer/interrupt
|
|
|
|
ad_connect sys_concat_intc/In1 axi_ethernet/interrupt
|
|
|
|
ad_connect sys_concat_intc/In2 axi_ethernet_dma/mm2s_introut
|
|
|
|
ad_connect sys_concat_intc/In3 axi_ethernet_dma/s2mm_introut
|
|
|
|
ad_connect sys_concat_intc/In4 axi_uart/interrupt
|
|
|
|
ad_connect sys_concat_intc/In5 axi_gpio_lcd/ip2intc_irpt
|
2018-07-20 15:15:38 +00:00
|
|
|
ad_connect sys_concat_intc/In6 GND
|
|
|
|
ad_connect sys_concat_intc/In7 GND
|
|
|
|
ad_connect sys_concat_intc/In8 GND
|
2015-06-26 09:04:19 +00:00
|
|
|
ad_connect sys_concat_intc/In9 axi_iic_main/iic2intc_irpt
|
|
|
|
ad_connect sys_concat_intc/In10 axi_spi/ip2intc_irpt
|
|
|
|
ad_connect sys_concat_intc/In11 axi_gpio/ip2intc_irpt
|
2018-07-20 15:15:38 +00:00
|
|
|
ad_connect sys_concat_intc/In12 GND
|
|
|
|
ad_connect sys_concat_intc/In13 GND
|
|
|
|
ad_connect sys_concat_intc/In14 GND
|
|
|
|
ad_connect sys_concat_intc/In15 GND
|
2015-06-26 09:04:19 +00:00
|
|
|
|
|
|
|
# defaults (external interface)
|
|
|
|
|
|
|
|
ad_connect sys_rst sys_rstgen/ext_reset_in
|
|
|
|
ad_connect sys_rst axi_ddr_cntrl/sys_rst
|
2019-05-29 06:16:36 +00:00
|
|
|
ad_connect sys_200m_rst sys_200m_rstgen/ext_reset_in
|
|
|
|
ad_connect sys_200m_rst axi_ddr_cntrl/ui_clk_sync_rst
|
2015-06-26 09:04:19 +00:00
|
|
|
ad_connect sys_clk_p axi_ddr_cntrl/sys_clk_p
|
|
|
|
ad_connect sys_clk_n axi_ddr_cntrl/sys_clk_n
|
|
|
|
ad_connect ddr3 axi_ddr_cntrl/DDR3
|
2019-02-27 09:38:32 +00:00
|
|
|
ad_connect sys_200m_clk axi_ethernet/ref_clk
|
2015-06-26 09:04:19 +00:00
|
|
|
ad_connect sys_cpu_clk axi_ethernet/axis_clk
|
|
|
|
ad_connect phy_sd axi_ethernet/signal_detect
|
|
|
|
ad_connect phy_rstn axi_ethernet/phy_rst_n
|
|
|
|
ad_connect mgt_clk axi_ethernet/mgt_clk
|
|
|
|
ad_connect mdio axi_ethernet/mdio
|
|
|
|
ad_connect sgmii axi_ethernet/sgmii
|
|
|
|
ad_connect sys_cpu_clk axi_ethernet_dma/m_axi_sg_aclk
|
|
|
|
ad_connect sys_cpu_clk axi_ethernet_dma/m_axi_mm2s_aclk
|
|
|
|
ad_connect sys_cpu_clk axi_ethernet_dma/m_axi_s2mm_aclk
|
|
|
|
ad_connect axi_ethernet/axi_txd_arstn axi_ethernet_dma/mm2s_prmry_reset_out_n
|
|
|
|
ad_connect axi_ethernet/axi_txc_arstn axi_ethernet_dma/mm2s_cntrl_reset_out_n
|
|
|
|
ad_connect axi_ethernet/axi_rxd_arstn axi_ethernet_dma/s2mm_prmry_reset_out_n
|
|
|
|
ad_connect axi_ethernet/axi_rxs_arstn axi_ethernet_dma/s2mm_sts_reset_out_n
|
|
|
|
ad_connect axi_ethernet/s_axis_txd axi_ethernet_dma/M_AXIS_MM2S
|
|
|
|
ad_connect axi_ethernet/s_axis_txc axi_ethernet_dma/M_AXIS_CNTRL
|
|
|
|
ad_connect axi_ethernet/m_axis_rxd axi_ethernet_dma/S_AXIS_S2MM
|
|
|
|
ad_connect axi_ethernet/m_axis_rxs axi_ethernet_dma/S_AXIS_STS
|
|
|
|
ad_connect uart_sin axi_uart/rx
|
|
|
|
ad_connect uart_sout axi_uart/tx
|
|
|
|
ad_connect gpio_lcd axi_gpio_lcd/gpio
|
|
|
|
ad_connect iic_main axi_iic_main/iic
|
|
|
|
|
|
|
|
ad_connect spi_csn_i axi_spi/ss_i
|
|
|
|
ad_connect spi_csn_o axi_spi/ss_o
|
|
|
|
ad_connect spi_clk_i axi_spi/sck_i
|
|
|
|
ad_connect spi_clk_o axi_spi/sck_o
|
|
|
|
ad_connect spi_sdo_i axi_spi/io0_i
|
|
|
|
ad_connect spi_sdo_o axi_spi/io0_o
|
|
|
|
ad_connect spi_sdi_i axi_spi/io1_i
|
|
|
|
ad_connect gpio0_i axi_gpio/gpio_io_i
|
|
|
|
ad_connect gpio0_o axi_gpio/gpio_io_o
|
|
|
|
ad_connect gpio0_t axi_gpio/gpio_io_t
|
|
|
|
ad_connect gpio1_i axi_gpio/gpio2_io_i
|
|
|
|
ad_connect gpio1_o axi_gpio/gpio2_io_o
|
|
|
|
ad_connect gpio1_t axi_gpio/gpio2_io_t
|
|
|
|
|
|
|
|
# linear_flash
|
|
|
|
|
|
|
|
ad_connect axi_linear_flash/EMC_INTF linear_flash
|
|
|
|
|
|
|
|
ad_connect sys_cpu_resetn axi_linear_flash/s_axi_aresetn
|
|
|
|
ad_connect sys_cpu_clk axi_linear_flash/s_axi_aclk
|
|
|
|
ad_connect sys_cpu_clk axi_linear_flash/rdclk
|
|
|
|
|
|
|
|
# address mapping
|
|
|
|
|
|
|
|
ad_cpu_interconnect 0x41400000 sys_mb_debug
|
|
|
|
ad_cpu_interconnect 0x40E00000 axi_ethernet
|
|
|
|
ad_cpu_interconnect 0x40010000 axi_gpio_lcd
|
|
|
|
ad_cpu_interconnect 0x41E10000 axi_ethernet_dma
|
|
|
|
ad_cpu_interconnect 0x41200000 axi_intc
|
|
|
|
ad_cpu_interconnect 0x41C00000 axi_timer
|
|
|
|
ad_cpu_interconnect 0x40600000 axi_uart
|
|
|
|
ad_cpu_interconnect 0x41600000 axi_iic_main
|
2019-06-28 08:41:21 +00:00
|
|
|
ad_cpu_interconnect 0x45000000 axi_sysid_0
|
2015-06-26 09:04:19 +00:00
|
|
|
ad_cpu_interconnect 0x40000000 axi_gpio
|
|
|
|
ad_cpu_interconnect 0x44A70000 axi_spi
|
|
|
|
ad_cpu_interconnect 0x60000000 axi_linear_flash
|
|
|
|
|
|
|
|
ad_mem_hp0_interconnect sys_200m_clk axi_ddr_cntrl/S_AXI
|
|
|
|
ad_mem_hp0_interconnect sys_cpu_clk sys_mb/M_AXI_DC
|
|
|
|
ad_mem_hp0_interconnect sys_cpu_clk sys_mb/M_AXI_IC
|
|
|
|
ad_mem_hp0_interconnect sys_cpu_clk axi_ethernet_dma/M_AXI_SG
|
|
|
|
ad_mem_hp0_interconnect sys_cpu_clk axi_ethernet_dma/M_AXI_MM2S
|
|
|
|
ad_mem_hp0_interconnect sys_cpu_clk axi_ethernet_dma/M_AXI_S2MM
|
|
|
|
|
|
|
|
create_bd_addr_seg -range 0x80000 -offset 0x0 [get_bd_addr_spaces sys_mb/Data] \
|
|
|
|
[get_bd_addr_segs sys_dlmb_cntlr/SLMB/Mem] SEG_dlmb_cntlr
|
|
|
|
create_bd_addr_seg -range 0x80000 -offset 0x0 [get_bd_addr_spaces sys_mb/Instruction] \
|
|
|
|
[get_bd_addr_segs sys_ilmb_cntlr/SLMB/Mem] SEG_ilmb_cntlr
|
|
|
|
|
2023-04-19 11:36:14 +00:00
|
|
|
set_property range 0x8000000 [get_bd_addr_segs {sys_mb/Data/SEG_data_axi_linear_flash}]
|