2015-06-26 09:04:19 +00:00
|
|
|
// ***************************************************************************
|
|
|
|
// ***************************************************************************
|
2017-05-17 08:44:52 +00:00
|
|
|
// Copyright 2014 - 2017 (c) Analog Devices, Inc. All rights reserved.
|
|
|
|
//
|
2017-05-31 15:15:24 +00:00
|
|
|
// In this HDL repository, there are many different and unique modules, consisting
|
|
|
|
// of various HDL (Verilog or VHDL) components. The individual modules are
|
|
|
|
// developed independently, and may be accompanied by separate and unique license
|
|
|
|
// terms.
|
|
|
|
//
|
|
|
|
// The user should read each of these license terms, and understand the
|
|
|
|
// freedoms and responsabilities that he or she has by using this source/core.
|
|
|
|
//
|
|
|
|
// This core is distributed in the hope that it will be useful, but WITHOUT ANY
|
2017-05-29 06:55:41 +00:00
|
|
|
// WARRANTY; without even the implied warranty of MERCHANTABILITY or FITNESS FOR
|
|
|
|
// A PARTICULAR PURPOSE.
|
2017-05-17 08:44:52 +00:00
|
|
|
//
|
2017-05-29 06:55:41 +00:00
|
|
|
// Redistribution and use of source or resulting binaries, with or without modification
|
|
|
|
// of this file, are permitted under one of the following two license terms:
|
2017-05-17 08:44:52 +00:00
|
|
|
//
|
|
|
|
// 1. The GNU General Public License version 2 as published by the
|
2017-05-31 15:15:24 +00:00
|
|
|
// Free Software Foundation, which can be found in the top level directory
|
|
|
|
// of this repository (LICENSE_GPL2), and also online at:
|
|
|
|
// <https://www.gnu.org/licenses/old-licenses/gpl-2.0.html>
|
2017-05-17 08:44:52 +00:00
|
|
|
//
|
|
|
|
// OR
|
|
|
|
//
|
2017-05-31 15:15:24 +00:00
|
|
|
// 2. An ADI specific BSD license, which can be found in the top level directory
|
|
|
|
// of this repository (LICENSE_ADIBSD), and also on-line at:
|
2017-05-29 06:55:41 +00:00
|
|
|
// https://github.com/analogdevicesinc/hdl/blob/master/LICENSE_ADIBSD
|
|
|
|
// This will allow to generate bit files and not release the source code,
|
|
|
|
// as long as it attaches to an ADI device.
|
2015-06-26 09:04:19 +00:00
|
|
|
//
|
|
|
|
// ***************************************************************************
|
|
|
|
// ***************************************************************************
|
|
|
|
|
|
|
|
`timescale 1ns/100ps
|
|
|
|
|
2017-04-13 08:45:54 +00:00
|
|
|
module axi_ad9152 #(
|
2015-06-26 09:04:19 +00:00
|
|
|
|
2017-04-13 08:45:54 +00:00
|
|
|
parameter ID = 0,
|
2017-07-25 11:12:53 +00:00
|
|
|
parameter DAC_DATAPATH_DISABLE = 0) (
|
2015-06-26 09:04:19 +00:00
|
|
|
|
|
|
|
// jesd interface
|
|
|
|
// tx_clk is (line-rate/40)
|
|
|
|
|
2017-04-13 08:45:54 +00:00
|
|
|
input tx_clk,
|
|
|
|
output [127:0] tx_data,
|
|
|
|
output tx_valid,
|
|
|
|
input tx_ready,
|
2015-06-26 09:04:19 +00:00
|
|
|
|
|
|
|
// dma interface
|
|
|
|
|
2017-04-13 08:45:54 +00:00
|
|
|
output dac_clk,
|
|
|
|
output dac_valid_0,
|
|
|
|
output dac_enable_0,
|
|
|
|
input [ 63:0] dac_ddata_0,
|
|
|
|
output dac_valid_1,
|
|
|
|
output dac_enable_1,
|
|
|
|
input [ 63:0] dac_ddata_1,
|
|
|
|
input dac_dovf,
|
|
|
|
input dac_dunf,
|
2015-06-26 09:04:19 +00:00
|
|
|
|
|
|
|
// axi interface
|
|
|
|
|
2017-04-13 08:45:54 +00:00
|
|
|
input s_axi_aclk,
|
|
|
|
input s_axi_aresetn,
|
|
|
|
input s_axi_awvalid,
|
2017-08-01 06:01:40 +00:00
|
|
|
input [ 15:0] s_axi_awaddr,
|
2017-04-13 08:45:54 +00:00
|
|
|
input [ 2:0] s_axi_awprot,
|
|
|
|
output s_axi_awready,
|
|
|
|
input s_axi_wvalid,
|
|
|
|
input [ 31:0] s_axi_wdata,
|
|
|
|
input [ 3:0] s_axi_wstrb,
|
|
|
|
output s_axi_wready,
|
|
|
|
output s_axi_bvalid,
|
|
|
|
output [ 1:0] s_axi_bresp,
|
|
|
|
input s_axi_bready,
|
|
|
|
input s_axi_arvalid,
|
2017-08-01 06:01:40 +00:00
|
|
|
input [ 15:0] s_axi_araddr,
|
2017-04-13 08:45:54 +00:00
|
|
|
input [ 2:0] s_axi_arprot,
|
|
|
|
output s_axi_arready,
|
|
|
|
output s_axi_rvalid,
|
|
|
|
output [ 31:0] s_axi_rdata,
|
|
|
|
output [ 1:0] s_axi_rresp,
|
|
|
|
input s_axi_rready);
|
|
|
|
|
2015-06-26 09:04:19 +00:00
|
|
|
|
|
|
|
// internal clocks and resets
|
|
|
|
|
|
|
|
wire dac_rst;
|
|
|
|
wire up_clk;
|
|
|
|
wire up_rstn;
|
|
|
|
|
|
|
|
// internal signals
|
|
|
|
|
|
|
|
wire [ 15:0] dac_data_0_0_s;
|
|
|
|
wire [ 15:0] dac_data_0_1_s;
|
|
|
|
wire [ 15:0] dac_data_0_2_s;
|
|
|
|
wire [ 15:0] dac_data_0_3_s;
|
|
|
|
wire [ 15:0] dac_data_1_0_s;
|
|
|
|
wire [ 15:0] dac_data_1_1_s;
|
|
|
|
wire [ 15:0] dac_data_1_2_s;
|
|
|
|
wire [ 15:0] dac_data_1_3_s;
|
|
|
|
wire up_wreq_s;
|
|
|
|
wire [ 13:0] up_waddr_s;
|
|
|
|
wire [ 31:0] up_wdata_s;
|
|
|
|
wire up_wack_s;
|
|
|
|
wire up_rreq_s;
|
|
|
|
wire [ 13:0] up_raddr_s;
|
|
|
|
wire [ 31:0] up_rdata_s;
|
|
|
|
wire up_rack_s;
|
|
|
|
|
|
|
|
// signal name changes
|
|
|
|
|
|
|
|
assign up_clk = s_axi_aclk;
|
|
|
|
assign up_rstn = s_axi_aresetn;
|
2016-10-10 10:29:50 +00:00
|
|
|
assign tx_valid = 1'b1;
|
2015-06-26 09:04:19 +00:00
|
|
|
|
|
|
|
// device interface
|
|
|
|
|
2017-07-25 11:12:53 +00:00
|
|
|
axi_ad9152_if i_if (
|
2015-06-26 09:04:19 +00:00
|
|
|
.tx_clk (tx_clk),
|
|
|
|
.tx_data (tx_data),
|
|
|
|
.dac_clk (dac_clk),
|
|
|
|
.dac_rst (dac_rst),
|
|
|
|
.dac_data_0_0 (dac_data_0_0_s),
|
|
|
|
.dac_data_0_1 (dac_data_0_1_s),
|
|
|
|
.dac_data_0_2 (dac_data_0_2_s),
|
|
|
|
.dac_data_0_3 (dac_data_0_3_s),
|
|
|
|
.dac_data_1_0 (dac_data_1_0_s),
|
|
|
|
.dac_data_1_1 (dac_data_1_1_s),
|
|
|
|
.dac_data_1_2 (dac_data_1_2_s),
|
|
|
|
.dac_data_1_3 (dac_data_1_3_s));
|
|
|
|
|
|
|
|
// core
|
|
|
|
|
2015-08-19 11:11:47 +00:00
|
|
|
axi_ad9152_core #(.ID(ID), .DATAPATH_DISABLE(DAC_DATAPATH_DISABLE)) i_core (
|
2015-06-26 09:04:19 +00:00
|
|
|
.dac_clk (dac_clk),
|
|
|
|
.dac_rst (dac_rst),
|
|
|
|
.dac_data_0_0 (dac_data_0_0_s),
|
|
|
|
.dac_data_0_1 (dac_data_0_1_s),
|
|
|
|
.dac_data_0_2 (dac_data_0_2_s),
|
|
|
|
.dac_data_0_3 (dac_data_0_3_s),
|
|
|
|
.dac_data_1_0 (dac_data_1_0_s),
|
|
|
|
.dac_data_1_1 (dac_data_1_1_s),
|
|
|
|
.dac_data_1_2 (dac_data_1_2_s),
|
|
|
|
.dac_data_1_3 (dac_data_1_3_s),
|
|
|
|
.dac_valid_0 (dac_valid_0),
|
|
|
|
.dac_enable_0 (dac_enable_0),
|
|
|
|
.dac_ddata_0 (dac_ddata_0),
|
|
|
|
.dac_valid_1 (dac_valid_1),
|
|
|
|
.dac_enable_1 (dac_enable_1),
|
|
|
|
.dac_ddata_1 (dac_ddata_1),
|
|
|
|
.dac_dovf (dac_dovf),
|
|
|
|
.dac_dunf (dac_dunf),
|
|
|
|
.up_rstn (up_rstn),
|
|
|
|
.up_clk (up_clk),
|
|
|
|
.up_wreq (up_wreq_s),
|
|
|
|
.up_waddr (up_waddr_s),
|
|
|
|
.up_wdata (up_wdata_s),
|
|
|
|
.up_wack (up_wack_s),
|
|
|
|
.up_rreq (up_rreq_s),
|
|
|
|
.up_raddr (up_raddr_s),
|
|
|
|
.up_rdata (up_rdata_s),
|
|
|
|
.up_rack (up_rack_s));
|
|
|
|
|
|
|
|
// up bus interface
|
|
|
|
|
|
|
|
up_axi i_up_axi (
|
|
|
|
.up_rstn (up_rstn),
|
|
|
|
.up_clk (up_clk),
|
|
|
|
.up_axi_awvalid (s_axi_awvalid),
|
|
|
|
.up_axi_awaddr (s_axi_awaddr),
|
|
|
|
.up_axi_awready (s_axi_awready),
|
|
|
|
.up_axi_wvalid (s_axi_wvalid),
|
|
|
|
.up_axi_wdata (s_axi_wdata),
|
|
|
|
.up_axi_wstrb (s_axi_wstrb),
|
|
|
|
.up_axi_wready (s_axi_wready),
|
|
|
|
.up_axi_bvalid (s_axi_bvalid),
|
|
|
|
.up_axi_bresp (s_axi_bresp),
|
|
|
|
.up_axi_bready (s_axi_bready),
|
|
|
|
.up_axi_arvalid (s_axi_arvalid),
|
|
|
|
.up_axi_araddr (s_axi_araddr),
|
|
|
|
.up_axi_arready (s_axi_arready),
|
|
|
|
.up_axi_rvalid (s_axi_rvalid),
|
|
|
|
.up_axi_rresp (s_axi_rresp),
|
|
|
|
.up_axi_rdata (s_axi_rdata),
|
|
|
|
.up_axi_rready (s_axi_rready),
|
|
|
|
.up_wreq (up_wreq_s),
|
|
|
|
.up_waddr (up_waddr_s),
|
|
|
|
.up_wdata (up_wdata_s),
|
|
|
|
.up_wack (up_wack_s),
|
|
|
|
.up_rreq (up_rreq_s),
|
|
|
|
.up_raddr (up_raddr_s),
|
|
|
|
.up_rdata (up_rdata_s),
|
|
|
|
.up_rack (up_rack_s));
|
|
|
|
|
|
|
|
endmodule
|
|
|
|
|
|
|
|
// ***************************************************************************
|
|
|
|
// ***************************************************************************
|