2015-06-26 09:04:19 +00:00
|
|
|
# ip
|
|
|
|
|
|
|
|
source ../scripts/adi_env.tcl
|
2018-08-14 09:59:39 +00:00
|
|
|
source $ad_hdl_dir/library/scripts/adi_ip_xilinx.tcl
|
2015-06-26 09:04:19 +00:00
|
|
|
|
|
|
|
adi_ip_create axi_ad9680
|
|
|
|
adi_ip_files axi_ad9680 [list \
|
2019-04-02 08:18:25 +00:00
|
|
|
"axi_ad9680.v" ]
|
2015-06-26 09:04:19 +00:00
|
|
|
|
|
|
|
adi_ip_properties axi_ad9680
|
|
|
|
|
2019-04-02 08:18:25 +00:00
|
|
|
adi_init_bd_tcl
|
2019-03-14 15:25:36 +00:00
|
|
|
adi_ip_bd axi_ad9680 "bd/bd.tcl"
|
2019-01-11 08:54:16 +00:00
|
|
|
|
2017-05-05 16:56:04 +00:00
|
|
|
adi_ip_add_core_dependencies { \
|
|
|
|
analog.com:user:ad_ip_jesd204_tpl_adc:1.0 \
|
|
|
|
}
|
|
|
|
|
2016-08-10 18:50:31 +00:00
|
|
|
set_property driver_value 0 [ipx::get_ports *rx_valid* -of_objects [ipx::current_core]]
|
2015-06-26 09:04:19 +00:00
|
|
|
set_property driver_value 0 [ipx::get_ports *dovf* -of_objects [ipx::current_core]]
|
|
|
|
|
2018-02-15 08:41:14 +00:00
|
|
|
ipx::infer_bus_interface rx_clk xilinx.com:signal:clock_rtl:1.0 [ipx::current_core]
|
|
|
|
ipx::infer_bus_interface adc_clk xilinx.com:signal:clock_rtl:1.0 [ipx::current_core]
|
|
|
|
|
2019-01-11 08:54:16 +00:00
|
|
|
adi_add_auto_fpga_spec_params
|
|
|
|
ipx::create_xgui_files [ipx::current_core]
|
|
|
|
|
2015-06-26 09:04:19 +00:00
|
|
|
ipx::save_core [ipx::current_core]
|