2015-04-23 07:17:53 +00:00
|
|
|
set up_clk [get_clocks -of_objects [get_ports s_axi_aclk]]
|
|
|
|
set ad9122_clk [get_clocks -of_objects [get_ports dac_div_clk]]
|
|
|
|
|
|
|
|
set_property ASYNC_REG TRUE \
|
|
|
|
[get_cells -hier *toggle_m1_reg*] \
|
|
|
|
[get_cells -hier *toggle_m2_reg*] \
|
|
|
|
[get_cells -hier *state_m1_reg*] \
|
2015-04-27 08:18:52 +00:00
|
|
|
[get_cells -hier *state_m2_reg*] \
|
|
|
|
[get_cells -hier *dac_status_m1_reg*] \
|
|
|
|
[get_cells -hier *dac_status_reg*]
|
2015-04-23 07:17:53 +00:00
|
|
|
|
|
|
|
set_false_path \
|
|
|
|
-from [get_cells -hier up_xfer_toggle_reg* -filter {primitive_subgroup == flop}] \
|
|
|
|
-to [get_cells -hier d_xfer_toggle_m1_reg* -filter {primitive_subgroup == flop}]
|
|
|
|
set_false_path \
|
|
|
|
-from [get_cells -hier d_xfer_toggle_reg* -filter {primitive_subgroup == flop}] \
|
|
|
|
-to [get_cells -hier up_xfer_state_m1_reg* -filter {primitive_subgroup == flop}]
|
|
|
|
set_max_delay -datapath_only \
|
|
|
|
-from [get_cells -hier up_xfer_data_reg* -filter {primitive_subgroup == flop}] \
|
|
|
|
-to [get_cells -hier d_data_cntrl_reg* -filter {primitive_subgroup == flop}] \
|
|
|
|
[get_property PERIOD $ad9122_clk]
|
|
|
|
|
|
|
|
set_false_path \
|
|
|
|
-from [get_cells -hier d_xfer_toggle_reg* -filter {primitive_subgroup == flop}] \
|
|
|
|
-to [get_cells -hier up_xfer_toggle_m1_reg* -filter {primitive_subgroup == flop}]
|
|
|
|
set_false_path \
|
|
|
|
-from [get_cells -hier up_xfer_toggle_reg* -filter {primitive_subgroup == flop}] \
|
|
|
|
-to [get_cells -hier d_xfer_state_m1_reg* -filter {primitive_subgroup == flop}]
|
|
|
|
set_max_delay -datapath_only \
|
|
|
|
-from [get_cells -hier d_xfer_data_reg* -filter {primitive_subgroup == flop}] \
|
|
|
|
-to [get_cells -hier up_data_status_reg* -filter {primitive_subgroup == flop}] \
|
|
|
|
[get_property PERIOD $up_clk]
|
|
|
|
|
|
|
|
set_false_path \
|
|
|
|
-from [get_cells -hier up_count_toggle_reg* -filter {primitive_subgroup == flop}] \
|
|
|
|
-to [get_cells -hier d_count_toggle_m1_reg* -filter {primitive_subgroup == flop}]
|
|
|
|
set_false_path \
|
|
|
|
-from [get_cells -hier d_count_toggle_reg* -filter {primitive_subgroup == flop}] \
|
|
|
|
-to [get_cells -hier up_count_toggle_m1_reg* -filter {primitive_subgroup == flop}]
|
|
|
|
set_max_delay -datapath_only \
|
|
|
|
-from [get_cells -hier d_count_hold_reg* -filter {primitive_subgroup == flop}] \
|
|
|
|
-to [get_cells -hier up_d_count_reg* -filter {primitive_subgroup == flop}] \
|
|
|
|
[get_property PERIOD $up_clk]
|
|
|
|
|
2015-04-27 08:18:52 +00:00
|
|
|
set_false_path \
|
2015-06-10 07:56:03 +00:00
|
|
|
-from [get_cells -hier up_drp_locked_reg* -filter {primitive_subgroup == flop}] \
|
2015-04-27 08:18:52 +00:00
|
|
|
-to [get_cells -hier dac_status_m1_reg* -filter {primitive_subgroup == flop}]
|
|
|
|
|
2015-04-23 07:17:53 +00:00
|
|
|
set_false_path \
|
|
|
|
-to [get_pins -hier */PRE -filter {NAME =~ *i_*rst_reg*}]
|