pluto_hdl_adi/library/altera/avl_dacfifo/avl_dacfifo_constr.sdc

39 lines
2.4 KiB
Plaintext
Raw Normal View History

2017-04-21 10:26:37 +00:00
# CDC paths
2017-04-21 14:25:23 +00:00
set_false_path -from [get_registers *avl_dacfifo_rd:i_rd|dac_mem_rd_address_g*] \
-to [get_registers *avl_dacfifo_rd:i_rd|avl_mem_rd_address_m1*]
set_false_path -from [get_registers *avl_dacfifo_rd:i_rd|avl_mem_wr_address_g*] \
-to [get_registers *avl_dacfifo_rd:i_rd|dac_mem_wr_address_m1*]
2017-04-25 09:03:46 +00:00
set_false_path -from [get_registers *avl_dacfifo_wr:i_wr|avl_xfer_req*] \
2017-04-21 14:25:23 +00:00
-to [get_registers *avl_dacfifo_rd:i_rd|dac_avl_xfer_req_m1*]
set_false_path -to [get_registers *avl_dacfifo_rd:i_rd|dac_avl_last_transfer_m1*]
set_false_path -to [get_registers *avl_dacfifo_rd:i_rd|dac_avl_last_beats_m1*]
2017-04-21 14:25:23 +00:00
set_false_path -from [get_registers *avl_dacfifo_wr:i_wr|avl_mem_rd_address_g*] \
-to [get_registers *avl_dacfifo_wr:i_wr|dma_mem_rd_address_m1*]
set_false_path -from [get_registers *avl_dacfifo_wr:i_wr|avl_write_xfer_req*] \
-to [get_registers *avl_dacfifo_wr:i_wr|dma_avl_xfer_req_m1*]
set_false_path -from [get_registers *avl_dacfifo_wr:i_wr|dma_mem_read_control*] \
-to [get_registers *avl_dacfifo_wr:i_wr|avl_mem_fetch_wr_address_m1*]
set_false_path -from [get_registers *avl_dacfifo_wr:i_wr|dma_last_beat_ack*] \
-to [get_registers *avl_dacfifo_wr:i_wr|avl_last_beat_req_m1*]
2017-04-25 09:03:46 +00:00
set_false_path -to [get_registers *avl_dacfifo_wr:i_wr|avl_dma_xfer_req_m1*]
set_false_path -from [get_registers *avl_dacfifo_wr:i_wr|dma_mem_wr_address_d*] \
-to [get_registers *avl_dacfifo_wr:i_wr|avl_mem_wr_address*]
2017-04-21 14:25:23 +00:00
set_false_path -from [get_registers *avl_dacfifo_wr:i_wr|dma_mem_last_beats*] \
-to [get_registers *avl_dacfifo_wr:i_wr|avl_last_beats_m1*]
set_false_path -from [get_registers *util_dacfifo_bypass:i_dacfifo_bypass|dac_mem_raddr_g*] \
-to [get_registers *util_dacfifo_bypass:i_dacfifo_bypass|dma_mem_raddr_m1*]
set_false_path -from [get_registers *util_dacfifo_bypass:i_dacfifo_bypass|dma_mem_waddr_g*] \
-to [get_registers *util_dacfifo_bypass:i_dacfifo_bypass|dac_mem_waddr_m1*]
2017-04-25 09:03:46 +00:00
set_false_path -to [get_registers *util_dacfifo_bypass:i_dacfifo_bypass|dac_xfer_out_m1*]
2017-04-21 14:25:23 +00:00
2017-05-23 11:16:10 +00:00
set_false_path -to [get_registers *avl_dacfifo:*avl_dma_xfer_req_m1*]
set_false_path -to [get_registers *avl_dacfifo:*dac_xfer_out_m1*]
2017-04-25 09:03:46 +00:00
set_false_path -to [get_registers *avl_dacfifo:*bypass_m1*]
2017-04-21 10:26:37 +00:00