2022-01-04 15:17:50 +00:00
|
|
|
#
|
|
|
|
# Parameter description:
|
|
|
|
# [TX/RX/RX_OS]_JESD_M : Number of converters per link
|
|
|
|
# [TX/RX/RX_OS]_JESD_L : Number of lanes per link
|
|
|
|
# [TX/RX/RX_OS]_JESD_S : Number of samples per frame
|
|
|
|
# [TX/RX/RX_OS]_JESD_NP : Number of bits per sample
|
|
|
|
#
|
|
|
|
set MAX_TX_NUM_OF_LANES 4
|
|
|
|
set MAX_RX_NUM_OF_LANES 2
|
|
|
|
set MAX_RX_OS_NUM_OF_LANES 2
|
2018-04-25 13:02:59 +00:00
|
|
|
|
2018-10-11 08:21:10 +00:00
|
|
|
# TX parameters
|
2022-01-04 15:17:50 +00:00
|
|
|
set TX_NUM_OF_LANES $ad_project_params(TX_JESD_L) ; # L
|
|
|
|
set TX_NUM_OF_CONVERTERS $ad_project_params(TX_JESD_M) ; # M
|
|
|
|
set TX_SAMPLES_PER_FRAME $ad_project_params(TX_JESD_S) ; # S
|
|
|
|
set TX_SAMPLE_WIDTH 16 ; # N/NP
|
2018-10-11 08:21:10 +00:00
|
|
|
|
2020-05-25 11:20:49 +00:00
|
|
|
set TX_SAMPLES_PER_CHANNEL [expr $TX_NUM_OF_LANES * 32 / \
|
|
|
|
($TX_NUM_OF_CONVERTERS * $TX_SAMPLE_WIDTH)] ; # L * 32 / (M * N)
|
2018-10-11 08:21:10 +00:00
|
|
|
|
|
|
|
# RX parameters
|
2022-01-04 15:17:50 +00:00
|
|
|
set RX_NUM_OF_LANES $ad_project_params(RX_JESD_L) ; # L
|
|
|
|
set RX_NUM_OF_CONVERTERS $ad_project_params(RX_JESD_M) ; # M
|
|
|
|
set RX_SAMPLES_PER_FRAME $ad_project_params(RX_JESD_S) ; # S
|
|
|
|
set RX_SAMPLE_WIDTH 16 ; # N/NP
|
2018-10-11 08:21:10 +00:00
|
|
|
|
2020-05-25 11:20:49 +00:00
|
|
|
set RX_SAMPLES_PER_CHANNEL [expr $RX_NUM_OF_LANES * 32 / \
|
|
|
|
($RX_NUM_OF_CONVERTERS * $RX_SAMPLE_WIDTH)] ; # L * 32 / (M * N)
|
2018-10-11 08:21:10 +00:00
|
|
|
|
|
|
|
# RX Observation parameters
|
2022-01-04 15:17:50 +00:00
|
|
|
set RX_OS_NUM_OF_LANES $ad_project_params(RX_OS_JESD_L) ; # L
|
|
|
|
set RX_OS_NUM_OF_CONVERTERS $ad_project_params(RX_OS_JESD_M) ; # M
|
|
|
|
set RX_OS_SAMPLES_PER_FRAME $ad_project_params(RX_OS_JESD_S) ; # S
|
|
|
|
set RX_OS_SAMPLE_WIDTH 16 ; # N/NP
|
2018-10-11 08:21:10 +00:00
|
|
|
|
2020-09-22 19:26:27 +00:00
|
|
|
set RX_OS_SAMPLES_PER_CHANNEL [expr $RX_OS_NUM_OF_LANES * 32 / \
|
|
|
|
($RX_OS_NUM_OF_CONVERTERS * $RX_OS_SAMPLE_WIDTH)] ; # L * 32 / (M * N)
|
2018-10-11 08:21:10 +00:00
|
|
|
|
2019-01-22 13:18:36 +00:00
|
|
|
set dac_fifo_name axi_adrv9009_dacfifo
|
2020-05-25 11:20:49 +00:00
|
|
|
set dac_data_width [expr $TX_SAMPLE_WIDTH * $TX_NUM_OF_CONVERTERS * $TX_SAMPLES_PER_CHANNEL]
|
2022-01-04 15:17:50 +00:00
|
|
|
set dac_dma_data_width [expr $TX_SAMPLE_WIDTH * $TX_NUM_OF_CONVERTERS * $TX_SAMPLES_PER_CHANNEL]
|
2019-01-22 13:18:36 +00:00
|
|
|
|
2018-04-25 13:02:59 +00:00
|
|
|
source $ad_hdl_dir/library/jesd204/scripts/jesd204.tcl
|
2019-06-24 13:08:39 +00:00
|
|
|
source $ad_hdl_dir/projects/common/xilinx/adi_fir_filter_bd.tcl
|
2018-04-25 13:02:59 +00:00
|
|
|
|
|
|
|
# adrv9009
|
|
|
|
|
2022-02-14 08:05:09 +00:00
|
|
|
create_bd_port -dir I ref_clk
|
|
|
|
|
2018-04-25 13:02:59 +00:00
|
|
|
create_bd_port -dir I dac_fifo_bypass
|
2019-06-24 15:26:34 +00:00
|
|
|
create_bd_port -dir I adc_fir_filter_active
|
|
|
|
create_bd_port -dir I dac_fir_filter_active
|
2018-04-25 13:02:59 +00:00
|
|
|
|
|
|
|
# dac peripherals
|
|
|
|
|
|
|
|
ad_ip_instance axi_clkgen axi_adrv9009_tx_clkgen
|
|
|
|
ad_ip_parameter axi_adrv9009_tx_clkgen CONFIG.ID 2
|
|
|
|
ad_ip_parameter axi_adrv9009_tx_clkgen CONFIG.CLKIN_PERIOD 4
|
|
|
|
ad_ip_parameter axi_adrv9009_tx_clkgen CONFIG.VCO_DIV 1
|
|
|
|
ad_ip_parameter axi_adrv9009_tx_clkgen CONFIG.VCO_MUL 4
|
|
|
|
ad_ip_parameter axi_adrv9009_tx_clkgen CONFIG.CLK0_DIV 4
|
|
|
|
|
|
|
|
ad_ip_instance axi_adxcvr axi_adrv9009_tx_xcvr
|
2018-10-11 08:21:10 +00:00
|
|
|
ad_ip_parameter axi_adrv9009_tx_xcvr CONFIG.NUM_OF_LANES $TX_NUM_OF_LANES
|
2018-04-25 13:02:59 +00:00
|
|
|
ad_ip_parameter axi_adrv9009_tx_xcvr CONFIG.QPLL_ENABLE 1
|
|
|
|
ad_ip_parameter axi_adrv9009_tx_xcvr CONFIG.TX_OR_RX_N 1
|
2018-09-27 08:09:13 +00:00
|
|
|
ad_ip_parameter axi_adrv9009_tx_xcvr CONFIG.SYS_CLK_SEL 3
|
|
|
|
ad_ip_parameter axi_adrv9009_tx_xcvr CONFIG.OUT_CLK_SEL 3
|
2018-04-25 13:02:59 +00:00
|
|
|
|
2018-10-11 08:21:10 +00:00
|
|
|
adi_axi_jesd204_tx_create axi_adrv9009_tx_jesd $TX_NUM_OF_LANES
|
2018-04-25 13:02:59 +00:00
|
|
|
|
2018-10-11 08:21:10 +00:00
|
|
|
ad_ip_instance util_upack2 util_adrv9009_tx_upack [list \
|
|
|
|
NUM_OF_CHANNELS $TX_NUM_OF_CONVERTERS \
|
|
|
|
SAMPLES_PER_CHANNEL $TX_SAMPLES_PER_CHANNEL \
|
|
|
|
SAMPLE_DATA_WIDTH $TX_SAMPLE_WIDTH \
|
|
|
|
]
|
|
|
|
|
2019-06-24 15:26:34 +00:00
|
|
|
ad_add_interpolation_filter "tx_fir_interpolator" 8 $TX_NUM_OF_CONVERTERS 2 {122.88} {15.36} \
|
|
|
|
"$ad_hdl_dir/library/util_fir_int/coefile_int.coe"
|
|
|
|
|
|
|
|
|
2018-10-11 08:21:10 +00:00
|
|
|
adi_tpl_jesd204_tx_create tx_adrv9009_tpl_core $TX_NUM_OF_LANES \
|
|
|
|
$TX_NUM_OF_CONVERTERS \
|
|
|
|
$TX_SAMPLES_PER_FRAME \
|
|
|
|
$TX_SAMPLE_WIDTH
|
2018-04-25 13:02:59 +00:00
|
|
|
|
|
|
|
ad_ip_instance axi_dmac axi_adrv9009_tx_dma
|
|
|
|
ad_ip_parameter axi_adrv9009_tx_dma CONFIG.DMA_TYPE_SRC 0
|
|
|
|
ad_ip_parameter axi_adrv9009_tx_dma CONFIG.DMA_TYPE_DEST 1
|
|
|
|
ad_ip_parameter axi_adrv9009_tx_dma CONFIG.CYCLIC 1
|
|
|
|
ad_ip_parameter axi_adrv9009_tx_dma CONFIG.ASYNC_CLK_DEST_REQ 1
|
|
|
|
ad_ip_parameter axi_adrv9009_tx_dma CONFIG.ASYNC_CLK_SRC_DEST 1
|
|
|
|
ad_ip_parameter axi_adrv9009_tx_dma CONFIG.ASYNC_CLK_REQ_SRC 1
|
|
|
|
ad_ip_parameter axi_adrv9009_tx_dma CONFIG.DMA_2D_TRANSFER 0
|
2018-10-11 08:21:10 +00:00
|
|
|
ad_ip_parameter axi_adrv9009_tx_dma CONFIG.DMA_DATA_WIDTH_DEST $dac_dma_data_width
|
2018-06-07 08:40:44 +00:00
|
|
|
ad_ip_parameter axi_adrv9009_tx_dma CONFIG.MAX_BYTES_PER_BURST 256
|
2018-06-07 14:29:52 +00:00
|
|
|
ad_ip_parameter axi_adrv9009_tx_dma CONFIG.AXI_SLICE_DEST true
|
|
|
|
ad_ip_parameter axi_adrv9009_tx_dma CONFIG.AXI_SLICE_SRC true
|
2018-04-25 13:02:59 +00:00
|
|
|
|
2019-01-22 13:18:36 +00:00
|
|
|
ad_dacfifo_create $dac_fifo_name $dac_data_width $dac_dma_data_width $dac_fifo_address_width
|
|
|
|
|
2018-04-25 13:02:59 +00:00
|
|
|
# adc peripherals
|
|
|
|
|
|
|
|
ad_ip_instance axi_clkgen axi_adrv9009_rx_clkgen
|
|
|
|
ad_ip_parameter axi_adrv9009_rx_clkgen CONFIG.ID 2
|
|
|
|
ad_ip_parameter axi_adrv9009_rx_clkgen CONFIG.CLKIN_PERIOD 4
|
|
|
|
ad_ip_parameter axi_adrv9009_rx_clkgen CONFIG.VCO_DIV 1
|
|
|
|
ad_ip_parameter axi_adrv9009_rx_clkgen CONFIG.VCO_MUL 4
|
|
|
|
ad_ip_parameter axi_adrv9009_rx_clkgen CONFIG.CLK0_DIV 4
|
|
|
|
|
|
|
|
ad_ip_instance axi_adxcvr axi_adrv9009_rx_xcvr
|
2018-10-11 08:21:10 +00:00
|
|
|
ad_ip_parameter axi_adrv9009_rx_xcvr CONFIG.NUM_OF_LANES $RX_NUM_OF_LANES
|
2018-04-25 13:02:59 +00:00
|
|
|
ad_ip_parameter axi_adrv9009_rx_xcvr CONFIG.QPLL_ENABLE 0
|
|
|
|
ad_ip_parameter axi_adrv9009_rx_xcvr CONFIG.TX_OR_RX_N 0
|
2018-09-27 08:09:13 +00:00
|
|
|
ad_ip_parameter axi_adrv9009_rx_xcvr CONFIG.SYS_CLK_SEL 0
|
|
|
|
ad_ip_parameter axi_adrv9009_rx_xcvr CONFIG.OUT_CLK_SEL 3
|
2018-04-25 13:02:59 +00:00
|
|
|
|
2018-10-11 08:21:10 +00:00
|
|
|
adi_axi_jesd204_rx_create axi_adrv9009_rx_jesd $RX_NUM_OF_LANES
|
2018-04-25 13:02:59 +00:00
|
|
|
|
2018-10-11 08:21:10 +00:00
|
|
|
ad_ip_instance util_cpack2 util_adrv9009_rx_cpack [list \
|
|
|
|
NUM_OF_CHANNELS $RX_NUM_OF_CONVERTERS \
|
|
|
|
SAMPLES_PER_CHANNEL $RX_SAMPLES_PER_CHANNEL \
|
|
|
|
SAMPLE_DATA_WIDTH $RX_SAMPLE_WIDTH \
|
|
|
|
]
|
|
|
|
|
|
|
|
adi_tpl_jesd204_rx_create rx_adrv9009_tpl_core $RX_NUM_OF_LANES \
|
|
|
|
$RX_NUM_OF_CONVERTERS \
|
|
|
|
$RX_SAMPLES_PER_FRAME \
|
|
|
|
$RX_SAMPLE_WIDTH
|
2018-04-25 13:02:59 +00:00
|
|
|
|
2019-06-24 15:26:34 +00:00
|
|
|
ad_add_decimation_filter "rx_fir_decimator" 8 $RX_NUM_OF_CONVERTERS 1 {122.88} {122.88} \
|
|
|
|
"$ad_hdl_dir/library/util_fir_int/coefile_int.coe"
|
|
|
|
|
2018-04-25 13:02:59 +00:00
|
|
|
ad_ip_instance axi_dmac axi_adrv9009_rx_dma
|
|
|
|
ad_ip_parameter axi_adrv9009_rx_dma CONFIG.DMA_TYPE_SRC 2
|
|
|
|
ad_ip_parameter axi_adrv9009_rx_dma CONFIG.DMA_TYPE_DEST 0
|
|
|
|
ad_ip_parameter axi_adrv9009_rx_dma CONFIG.CYCLIC 0
|
|
|
|
ad_ip_parameter axi_adrv9009_rx_dma CONFIG.SYNC_TRANSFER_START 1
|
|
|
|
ad_ip_parameter axi_adrv9009_rx_dma CONFIG.ASYNC_CLK_DEST_REQ 1
|
|
|
|
ad_ip_parameter axi_adrv9009_rx_dma CONFIG.ASYNC_CLK_SRC_DEST 1
|
|
|
|
ad_ip_parameter axi_adrv9009_rx_dma CONFIG.ASYNC_CLK_REQ_SRC 1
|
|
|
|
ad_ip_parameter axi_adrv9009_rx_dma CONFIG.DMA_2D_TRANSFER 0
|
2020-05-25 11:20:49 +00:00
|
|
|
ad_ip_parameter axi_adrv9009_rx_dma CONFIG.DMA_DATA_WIDTH_SRC [expr $RX_SAMPLE_WIDTH * \
|
|
|
|
$RX_NUM_OF_CONVERTERS * \
|
|
|
|
$RX_SAMPLES_PER_CHANNEL]
|
2018-06-07 08:40:44 +00:00
|
|
|
ad_ip_parameter axi_adrv9009_rx_dma CONFIG.MAX_BYTES_PER_BURST 256
|
2018-06-07 14:29:52 +00:00
|
|
|
ad_ip_parameter axi_adrv9009_rx_dma CONFIG.AXI_SLICE_DEST true
|
|
|
|
ad_ip_parameter axi_adrv9009_rx_dma CONFIG.AXI_SLICE_SRC true
|
2018-04-25 13:02:59 +00:00
|
|
|
|
|
|
|
# adc-os peripherals
|
|
|
|
|
|
|
|
ad_ip_instance axi_clkgen axi_adrv9009_rx_os_clkgen
|
|
|
|
ad_ip_parameter axi_adrv9009_rx_os_clkgen CONFIG.ID 2
|
|
|
|
ad_ip_parameter axi_adrv9009_rx_os_clkgen CONFIG.CLKIN_PERIOD 4
|
|
|
|
ad_ip_parameter axi_adrv9009_rx_os_clkgen CONFIG.VCO_DIV 1
|
|
|
|
ad_ip_parameter axi_adrv9009_rx_os_clkgen CONFIG.VCO_MUL 4
|
|
|
|
ad_ip_parameter axi_adrv9009_rx_os_clkgen CONFIG.CLK0_DIV 4
|
|
|
|
|
|
|
|
ad_ip_instance axi_adxcvr axi_adrv9009_rx_os_xcvr
|
2018-10-11 08:21:10 +00:00
|
|
|
ad_ip_parameter axi_adrv9009_rx_os_xcvr CONFIG.NUM_OF_LANES $RX_OS_NUM_OF_LANES
|
2018-04-25 13:02:59 +00:00
|
|
|
ad_ip_parameter axi_adrv9009_rx_os_xcvr CONFIG.QPLL_ENABLE 0
|
|
|
|
ad_ip_parameter axi_adrv9009_rx_os_xcvr CONFIG.TX_OR_RX_N 0
|
2018-09-27 08:09:13 +00:00
|
|
|
ad_ip_parameter axi_adrv9009_rx_os_xcvr CONFIG.SYS_CLK_SEL 0
|
|
|
|
ad_ip_parameter axi_adrv9009_rx_os_xcvr CONFIG.OUT_CLK_SEL 3
|
2018-04-25 13:02:59 +00:00
|
|
|
|
2018-10-11 08:21:10 +00:00
|
|
|
adi_axi_jesd204_rx_create axi_adrv9009_rx_os_jesd $RX_OS_NUM_OF_LANES
|
2018-04-25 13:02:59 +00:00
|
|
|
|
2018-10-11 08:21:10 +00:00
|
|
|
ad_ip_instance util_cpack2 util_adrv9009_rx_os_cpack [list \
|
|
|
|
NUM_OF_CHANNELS $RX_OS_NUM_OF_CONVERTERS \
|
|
|
|
SAMPLES_PER_CHANNEL $RX_OS_SAMPLES_PER_CHANNEL\
|
|
|
|
SAMPLE_DATA_WIDTH $RX_OS_SAMPLE_WIDTH \
|
|
|
|
]
|
|
|
|
|
|
|
|
adi_tpl_jesd204_rx_create rx_os_adrv9009_tpl_core $RX_OS_NUM_OF_LANES \
|
|
|
|
$RX_OS_NUM_OF_CONVERTERS \
|
|
|
|
$RX_OS_SAMPLES_PER_FRAME \
|
|
|
|
$RX_OS_SAMPLE_WIDTH
|
2018-04-25 13:02:59 +00:00
|
|
|
|
|
|
|
ad_ip_instance axi_dmac axi_adrv9009_rx_os_dma
|
|
|
|
ad_ip_parameter axi_adrv9009_rx_os_dma CONFIG.DMA_TYPE_SRC 2
|
|
|
|
ad_ip_parameter axi_adrv9009_rx_os_dma CONFIG.DMA_TYPE_DEST 0
|
|
|
|
ad_ip_parameter axi_adrv9009_rx_os_dma CONFIG.CYCLIC 0
|
|
|
|
ad_ip_parameter axi_adrv9009_rx_os_dma CONFIG.SYNC_TRANSFER_START 1
|
|
|
|
ad_ip_parameter axi_adrv9009_rx_os_dma CONFIG.ASYNC_CLK_DEST_REQ 1
|
|
|
|
ad_ip_parameter axi_adrv9009_rx_os_dma CONFIG.ASYNC_CLK_SRC_DEST 1
|
|
|
|
ad_ip_parameter axi_adrv9009_rx_os_dma CONFIG.ASYNC_CLK_REQ_SRC 1
|
|
|
|
ad_ip_parameter axi_adrv9009_rx_os_dma CONFIG.DMA_2D_TRANSFER 0
|
2020-05-25 11:20:49 +00:00
|
|
|
ad_ip_parameter axi_adrv9009_rx_os_dma CONFIG.DMA_DATA_WIDTH_SRC [expr $RX_OS_SAMPLE_WIDTH * \
|
|
|
|
$RX_OS_NUM_OF_CONVERTERS * \
|
|
|
|
$RX_OS_SAMPLES_PER_CHANNEL];
|
2018-06-07 08:40:44 +00:00
|
|
|
ad_ip_parameter axi_adrv9009_rx_os_dma CONFIG.MAX_BYTES_PER_BURST 256
|
2018-06-07 14:29:52 +00:00
|
|
|
ad_ip_parameter axi_adrv9009_rx_os_dma CONFIG.AXI_SLICE_DEST true
|
|
|
|
ad_ip_parameter axi_adrv9009_rx_os_dma CONFIG.AXI_SLICE_SRC true
|
2018-04-25 13:02:59 +00:00
|
|
|
|
|
|
|
# common cores
|
|
|
|
|
|
|
|
|
|
|
|
ad_ip_instance util_adxcvr util_adrv9009_xcvr
|
2022-01-04 15:17:50 +00:00
|
|
|
ad_ip_parameter util_adrv9009_xcvr CONFIG.RX_NUM_OF_LANES [expr $MAX_RX_NUM_OF_LANES+$MAX_RX_OS_NUM_OF_LANES]
|
|
|
|
ad_ip_parameter util_adrv9009_xcvr CONFIG.TX_NUM_OF_LANES $MAX_TX_NUM_OF_LANES
|
2018-04-25 13:02:59 +00:00
|
|
|
ad_ip_parameter util_adrv9009_xcvr CONFIG.TX_OUT_DIV 1
|
|
|
|
ad_ip_parameter util_adrv9009_xcvr CONFIG.CPLL_FBDIV 4
|
2018-09-27 08:09:13 +00:00
|
|
|
ad_ip_parameter util_adrv9009_xcvr CONFIG.CPLL_FBDIV_4_5 5
|
2018-04-25 13:02:59 +00:00
|
|
|
ad_ip_parameter util_adrv9009_xcvr CONFIG.RX_CLK25_DIV 10
|
|
|
|
ad_ip_parameter util_adrv9009_xcvr CONFIG.TX_CLK25_DIV 10
|
|
|
|
ad_ip_parameter util_adrv9009_xcvr CONFIG.RX_PMA_CFG 0x001E7080
|
|
|
|
ad_ip_parameter util_adrv9009_xcvr CONFIG.RX_CDR_CFG 0x0b000023ff10400020
|
|
|
|
ad_ip_parameter util_adrv9009_xcvr CONFIG.QPLL_FBDIV 0x080
|
|
|
|
|
|
|
|
# xcvr interfaces
|
|
|
|
|
2019-05-23 10:07:13 +00:00
|
|
|
set tx_ref_clk tx_ref_clk_0
|
|
|
|
set rx_ref_clk rx_ref_clk_0
|
2022-01-04 15:17:50 +00:00
|
|
|
set rx_obs_ref_clk rx_ref_clk_$MAX_RX_NUM_OF_LANES
|
2018-10-11 08:21:10 +00:00
|
|
|
|
|
|
|
create_bd_port -dir I $tx_ref_clk
|
|
|
|
create_bd_port -dir I $rx_ref_clk
|
|
|
|
create_bd_port -dir I $rx_obs_ref_clk
|
2019-05-29 06:17:22 +00:00
|
|
|
ad_connect $sys_cpu_resetn util_adrv9009_xcvr/up_rstn
|
2019-05-27 10:04:15 +00:00
|
|
|
ad_connect $sys_cpu_clk util_adrv9009_xcvr/up_clk
|
2018-04-25 13:02:59 +00:00
|
|
|
|
2018-10-11 08:21:10 +00:00
|
|
|
# Tx
|
2019-05-23 10:07:13 +00:00
|
|
|
ad_connect adrv9009_tx_device_clk axi_adrv9009_tx_clkgen/clk_0
|
2022-01-04 15:17:50 +00:00
|
|
|
ad_xcvrcon util_adrv9009_xcvr axi_adrv9009_tx_xcvr axi_adrv9009_tx_jesd {0 3 2 1} adrv9009_tx_device_clk {} $MAX_TX_NUM_OF_LANES
|
2022-02-14 08:05:09 +00:00
|
|
|
ad_connect ref_clk axi_adrv9009_tx_clkgen/clk
|
2019-05-23 10:07:13 +00:00
|
|
|
ad_xcvrpll $tx_ref_clk util_adrv9009_xcvr/qpll_ref_clk_0
|
|
|
|
ad_xcvrpll axi_adrv9009_tx_xcvr/up_pll_rst util_adrv9009_xcvr/up_qpll_rst_0
|
2018-10-11 08:21:10 +00:00
|
|
|
|
|
|
|
# Rx
|
2019-05-23 10:07:13 +00:00
|
|
|
ad_connect adrv9009_rx_device_clk axi_adrv9009_rx_clkgen/clk_0
|
2022-01-04 15:17:50 +00:00
|
|
|
ad_xcvrcon util_adrv9009_xcvr axi_adrv9009_rx_xcvr axi_adrv9009_rx_jesd {} adrv9009_rx_device_clk {} $MAX_RX_NUM_OF_LANES
|
2022-02-14 08:05:09 +00:00
|
|
|
ad_connect ref_clk axi_adrv9009_rx_clkgen/clk
|
2022-01-04 15:17:50 +00:00
|
|
|
for {set i 0} {$i < $MAX_RX_NUM_OF_LANES} {incr i} {
|
2019-05-23 10:07:13 +00:00
|
|
|
set ch [expr $i]
|
2018-10-11 08:21:10 +00:00
|
|
|
ad_xcvrpll $rx_ref_clk util_adrv9009_xcvr/cpll_ref_clk_$ch
|
|
|
|
ad_xcvrpll axi_adrv9009_rx_xcvr/up_pll_rst util_adrv9009_xcvr/up_cpll_rst_$ch
|
|
|
|
}
|
|
|
|
|
|
|
|
# Rx - OBS
|
2019-05-23 10:07:13 +00:00
|
|
|
ad_connect adrv9009_rx_os_device_clk axi_adrv9009_rx_os_clkgen/clk_0
|
2022-01-04 15:17:50 +00:00
|
|
|
ad_xcvrcon util_adrv9009_xcvr axi_adrv9009_rx_os_xcvr axi_adrv9009_rx_os_jesd {} adrv9009_rx_os_device_clk {} $MAX_RX_OS_NUM_OF_LANES
|
2022-02-14 08:05:09 +00:00
|
|
|
ad_connect ref_clk axi_adrv9009_rx_os_clkgen/clk
|
2022-01-04 15:17:50 +00:00
|
|
|
for {set i 0} {$i < $MAX_RX_OS_NUM_OF_LANES} {incr i} {
|
2019-05-23 10:07:13 +00:00
|
|
|
# channel indexing starts from the last RX
|
2022-01-04 15:17:50 +00:00
|
|
|
set ch [expr $MAX_RX_NUM_OF_LANES + $i]
|
2018-10-11 08:21:10 +00:00
|
|
|
ad_xcvrpll $rx_obs_ref_clk util_adrv9009_xcvr/cpll_ref_clk_$ch
|
|
|
|
ad_xcvrpll axi_adrv9009_rx_os_xcvr/up_pll_rst util_adrv9009_xcvr/up_cpll_rst_$ch
|
|
|
|
}
|
2018-04-25 13:02:59 +00:00
|
|
|
|
|
|
|
# connections (dac)
|
|
|
|
|
2018-10-11 08:21:10 +00:00
|
|
|
ad_connect axi_adrv9009_tx_clkgen/clk_0 tx_adrv9009_tpl_core/link_clk
|
|
|
|
ad_connect axi_adrv9009_tx_jesd/tx_data tx_adrv9009_tpl_core/link
|
2018-10-04 10:35:03 +00:00
|
|
|
|
|
|
|
ad_connect axi_adrv9009_tx_clkgen/clk_0 util_adrv9009_tx_upack/clk
|
2019-05-23 10:07:13 +00:00
|
|
|
ad_connect adrv9009_tx_device_clk_rstgen/peripheral_reset util_adrv9009_tx_upack/reset
|
2018-10-04 10:35:03 +00:00
|
|
|
|
2022-01-04 15:17:50 +00:00
|
|
|
if {$TX_NUM_OF_CONVERTERS <= 2} {
|
|
|
|
ad_connect tx_fir_interpolator/valid_out_0 util_adrv9009_tx_upack/fifo_rd_en
|
|
|
|
} else {
|
|
|
|
ad_ip_instance util_vector_logic logic_or [list \
|
2019-06-24 15:26:34 +00:00
|
|
|
C_OPERATION {or} \
|
|
|
|
C_SIZE 1]
|
|
|
|
|
2022-01-04 15:17:50 +00:00
|
|
|
ad_connect logic_or/Op1 tx_fir_interpolator/valid_out_0
|
|
|
|
ad_connect logic_or/Op2 tx_fir_interpolator/valid_out_2
|
|
|
|
ad_connect logic_or/Res util_adrv9009_tx_upack/fifo_rd_en
|
|
|
|
}
|
2019-06-24 15:26:34 +00:00
|
|
|
|
|
|
|
ad_connect tx_fir_interpolator/aclk axi_adrv9009_tx_clkgen/clk_0
|
2018-10-11 08:21:10 +00:00
|
|
|
for {set i 0} {$i < $TX_NUM_OF_CONVERTERS} {incr i} {
|
2019-06-24 15:26:34 +00:00
|
|
|
ad_connect tx_adrv9009_tpl_core/dac_enable_$i tx_fir_interpolator/dac_enable_$i
|
|
|
|
ad_connect tx_adrv9009_tpl_core/dac_valid_$i tx_fir_interpolator/dac_valid_$i
|
|
|
|
|
|
|
|
ad_connect util_adrv9009_tx_upack/fifo_rd_data_$i tx_fir_interpolator/data_in_${i}
|
|
|
|
ad_connect util_adrv9009_tx_upack/enable_$i tx_fir_interpolator/enable_out_${i}
|
|
|
|
|
|
|
|
ad_connect tx_fir_interpolator/data_out_${i} tx_adrv9009_tpl_core/dac_data_$i
|
2018-10-11 08:21:10 +00:00
|
|
|
}
|
2018-10-04 10:35:03 +00:00
|
|
|
|
2019-06-24 15:26:34 +00:00
|
|
|
ad_connect tx_fir_interpolator/active dac_fir_filter_active
|
|
|
|
|
2018-04-25 13:02:59 +00:00
|
|
|
ad_connect axi_adrv9009_tx_clkgen/clk_0 axi_adrv9009_dacfifo/dac_clk
|
2019-05-23 10:07:13 +00:00
|
|
|
ad_connect adrv9009_tx_device_clk_rstgen/peripheral_reset axi_adrv9009_dacfifo/dac_rst
|
2018-10-04 10:35:03 +00:00
|
|
|
|
|
|
|
# TODO: Add streaming AXI interface for DAC FIFO
|
|
|
|
ad_connect util_adrv9009_tx_upack/s_axis_valid VCC
|
|
|
|
ad_connect util_adrv9009_tx_upack/s_axis_ready axi_adrv9009_dacfifo/dac_valid
|
|
|
|
ad_connect util_adrv9009_tx_upack/s_axis_data axi_adrv9009_dacfifo/dac_data
|
|
|
|
|
2019-05-27 10:04:15 +00:00
|
|
|
ad_connect $sys_dma_clk axi_adrv9009_dacfifo/dma_clk
|
2019-06-12 15:25:46 +00:00
|
|
|
ad_connect $sys_dma_reset axi_adrv9009_dacfifo/dma_rst
|
2019-05-27 10:04:15 +00:00
|
|
|
ad_connect $sys_dma_clk axi_adrv9009_tx_dma/m_axis_aclk
|
2018-04-25 13:02:59 +00:00
|
|
|
ad_connect axi_adrv9009_dacfifo/dma_valid axi_adrv9009_tx_dma/m_axis_valid
|
|
|
|
ad_connect axi_adrv9009_dacfifo/dma_data axi_adrv9009_tx_dma/m_axis_data
|
|
|
|
ad_connect axi_adrv9009_dacfifo/dma_ready axi_adrv9009_tx_dma/m_axis_ready
|
|
|
|
ad_connect axi_adrv9009_dacfifo/dma_xfer_req axi_adrv9009_tx_dma/m_axis_xfer_req
|
|
|
|
ad_connect axi_adrv9009_dacfifo/dma_xfer_last axi_adrv9009_tx_dma/m_axis_last
|
2018-10-11 08:21:10 +00:00
|
|
|
ad_connect axi_adrv9009_dacfifo/dac_dunf tx_adrv9009_tpl_core/dac_dunf
|
2018-04-25 13:02:59 +00:00
|
|
|
ad_connect axi_adrv9009_dacfifo/bypass dac_fifo_bypass
|
2019-05-29 06:17:22 +00:00
|
|
|
ad_connect $sys_dma_resetn axi_adrv9009_tx_dma/m_src_axi_aresetn
|
2018-04-25 13:02:59 +00:00
|
|
|
|
|
|
|
# connections (adc)
|
|
|
|
|
2018-10-11 08:21:10 +00:00
|
|
|
ad_connect axi_adrv9009_rx_clkgen/clk_0 rx_adrv9009_tpl_core/link_clk
|
|
|
|
ad_connect axi_adrv9009_rx_jesd/rx_sof rx_adrv9009_tpl_core/link_sof
|
|
|
|
ad_connect axi_adrv9009_rx_jesd/rx_data_tdata rx_adrv9009_tpl_core/link_data
|
|
|
|
ad_connect axi_adrv9009_rx_jesd/rx_data_tvalid rx_adrv9009_tpl_core/link_valid
|
2018-10-04 10:35:03 +00:00
|
|
|
ad_connect axi_adrv9009_rx_clkgen/clk_0 util_adrv9009_rx_cpack/clk
|
2019-05-23 10:07:13 +00:00
|
|
|
ad_connect adrv9009_rx_device_clk_rstgen/peripheral_reset util_adrv9009_rx_cpack/reset
|
2018-10-04 10:35:03 +00:00
|
|
|
|
2019-06-24 15:26:34 +00:00
|
|
|
ad_connect rx_fir_decimator/aclk axi_adrv9009_rx_clkgen/clk_0
|
|
|
|
|
2018-10-11 08:21:10 +00:00
|
|
|
for {set i 0} {$i < $RX_NUM_OF_CONVERTERS} {incr i} {
|
2019-06-24 15:26:34 +00:00
|
|
|
ad_connect rx_adrv9009_tpl_core/adc_valid_$i rx_fir_decimator/valid_in_$i
|
|
|
|
ad_connect rx_adrv9009_tpl_core/adc_enable_$i rx_fir_decimator/enable_in_$i
|
|
|
|
ad_connect rx_adrv9009_tpl_core/adc_data_$i rx_fir_decimator/data_in_${i}
|
|
|
|
|
|
|
|
ad_connect rx_fir_decimator/enable_out_$i util_adrv9009_rx_cpack/enable_$i
|
|
|
|
ad_connect rx_fir_decimator/data_out_${i} util_adrv9009_rx_cpack/fifo_wr_data_$i
|
2018-10-11 08:21:10 +00:00
|
|
|
}
|
2019-06-24 15:26:34 +00:00
|
|
|
|
|
|
|
ad_connect rx_fir_decimator/active adc_fir_filter_active
|
|
|
|
|
|
|
|
ad_connect rx_fir_decimator/valid_out_0 util_adrv9009_rx_cpack/fifo_wr_en
|
2018-10-11 08:21:10 +00:00
|
|
|
ad_connect rx_adrv9009_tpl_core/adc_dovf util_adrv9009_rx_cpack/fifo_wr_overflow
|
2018-10-04 10:35:03 +00:00
|
|
|
|
2018-04-25 13:02:59 +00:00
|
|
|
ad_connect axi_adrv9009_rx_clkgen/clk_0 axi_adrv9009_rx_dma/fifo_wr_clk
|
2018-10-04 10:35:03 +00:00
|
|
|
ad_connect util_adrv9009_rx_cpack/packed_fifo_wr axi_adrv9009_rx_dma/fifo_wr
|
2019-05-29 06:17:22 +00:00
|
|
|
ad_connect $sys_dma_resetn axi_adrv9009_rx_dma/m_dest_axi_aresetn
|
2018-04-25 13:02:59 +00:00
|
|
|
|
|
|
|
# connections (adc-os)
|
|
|
|
|
2018-10-11 08:21:10 +00:00
|
|
|
ad_connect axi_adrv9009_rx_os_clkgen/clk_0 rx_os_adrv9009_tpl_core/link_clk
|
|
|
|
ad_connect axi_adrv9009_rx_os_jesd/rx_sof rx_os_adrv9009_tpl_core/link_sof
|
|
|
|
ad_connect axi_adrv9009_rx_os_jesd/rx_data_tdata rx_os_adrv9009_tpl_core/link_data
|
|
|
|
ad_connect axi_adrv9009_rx_os_jesd/rx_data_tvalid rx_os_adrv9009_tpl_core/link_valid
|
2018-10-04 10:35:03 +00:00
|
|
|
ad_connect axi_adrv9009_rx_os_clkgen/clk_0 util_adrv9009_rx_os_cpack/clk
|
2019-05-23 10:07:13 +00:00
|
|
|
ad_connect adrv9009_rx_os_device_clk_rstgen/peripheral_reset util_adrv9009_rx_os_cpack/reset
|
2018-04-25 13:02:59 +00:00
|
|
|
ad_connect axi_adrv9009_rx_os_clkgen/clk_0 axi_adrv9009_rx_os_dma/fifo_wr_clk
|
2018-10-04 10:35:03 +00:00
|
|
|
|
2018-10-11 08:21:10 +00:00
|
|
|
ad_connect rx_os_adrv9009_tpl_core/adc_valid_0 util_adrv9009_rx_os_cpack/fifo_wr_en
|
|
|
|
for {set i 0} {$i < $RX_OS_NUM_OF_CONVERTERS} {incr i} {
|
|
|
|
ad_connect rx_os_adrv9009_tpl_core/adc_enable_$i util_adrv9009_rx_os_cpack/enable_$i
|
|
|
|
ad_connect rx_os_adrv9009_tpl_core/adc_data_$i util_adrv9009_rx_os_cpack/fifo_wr_data_$i
|
|
|
|
}
|
|
|
|
ad_connect rx_os_adrv9009_tpl_core/adc_dovf util_adrv9009_rx_os_cpack/fifo_wr_overflow
|
2018-10-04 10:35:03 +00:00
|
|
|
ad_connect util_adrv9009_rx_os_cpack/packed_fifo_wr axi_adrv9009_rx_os_dma/fifo_wr
|
|
|
|
|
2019-05-29 06:17:22 +00:00
|
|
|
ad_connect $sys_dma_resetn axi_adrv9009_rx_os_dma/m_dest_axi_aresetn
|
2018-04-25 13:02:59 +00:00
|
|
|
|
|
|
|
# interconnect (cpu)
|
|
|
|
|
2018-10-11 08:21:10 +00:00
|
|
|
ad_cpu_interconnect 0x44A00000 rx_adrv9009_tpl_core
|
|
|
|
ad_cpu_interconnect 0x44A04000 tx_adrv9009_tpl_core
|
|
|
|
ad_cpu_interconnect 0x44A08000 rx_os_adrv9009_tpl_core
|
2018-04-25 13:02:59 +00:00
|
|
|
ad_cpu_interconnect 0x44A80000 axi_adrv9009_tx_xcvr
|
|
|
|
ad_cpu_interconnect 0x43C00000 axi_adrv9009_tx_clkgen
|
|
|
|
ad_cpu_interconnect 0x44A90000 axi_adrv9009_tx_jesd
|
|
|
|
ad_cpu_interconnect 0x7c420000 axi_adrv9009_tx_dma
|
|
|
|
ad_cpu_interconnect 0x44A60000 axi_adrv9009_rx_xcvr
|
|
|
|
ad_cpu_interconnect 0x43C10000 axi_adrv9009_rx_clkgen
|
|
|
|
ad_cpu_interconnect 0x44AA0000 axi_adrv9009_rx_jesd
|
|
|
|
ad_cpu_interconnect 0x7c400000 axi_adrv9009_rx_dma
|
|
|
|
ad_cpu_interconnect 0x44A50000 axi_adrv9009_rx_os_xcvr
|
|
|
|
ad_cpu_interconnect 0x43C20000 axi_adrv9009_rx_os_clkgen
|
|
|
|
ad_cpu_interconnect 0x44AB0000 axi_adrv9009_rx_os_jesd
|
|
|
|
ad_cpu_interconnect 0x7c440000 axi_adrv9009_rx_os_dma
|
|
|
|
|
2018-05-11 12:01:05 +00:00
|
|
|
# gt uses hp0, and 100MHz clock for both DRP and AXI4
|
2018-04-25 13:02:59 +00:00
|
|
|
|
2019-05-27 10:04:15 +00:00
|
|
|
ad_mem_hp0_interconnect $sys_cpu_clk axi_adrv9009_rx_xcvr/m_axi
|
|
|
|
ad_mem_hp0_interconnect $sys_cpu_clk axi_adrv9009_rx_os_xcvr/m_axi
|
2018-04-25 13:02:59 +00:00
|
|
|
|
|
|
|
# interconnect (mem/dac)
|
|
|
|
|
2019-05-27 10:04:15 +00:00
|
|
|
ad_mem_hp1_interconnect $sys_dma_clk sys_ps7/S_AXI_HP1
|
|
|
|
ad_mem_hp1_interconnect $sys_dma_clk axi_adrv9009_rx_os_dma/m_dest_axi
|
|
|
|
ad_mem_hp2_interconnect $sys_dma_clk sys_ps7/S_AXI_HP2
|
|
|
|
ad_mem_hp2_interconnect $sys_dma_clk axi_adrv9009_rx_dma/m_dest_axi
|
|
|
|
ad_mem_hp3_interconnect $sys_dma_clk sys_ps7/S_AXI_HP3
|
|
|
|
ad_mem_hp3_interconnect $sys_dma_clk axi_adrv9009_tx_dma/m_src_axi
|
2018-04-25 13:02:59 +00:00
|
|
|
|
|
|
|
# interrupts
|
|
|
|
|
|
|
|
ad_cpu_interrupt ps-8 mb-8 axi_adrv9009_rx_os_jesd/irq
|
|
|
|
ad_cpu_interrupt ps-9 mb-7 axi_adrv9009_tx_jesd/irq
|
|
|
|
ad_cpu_interrupt ps-10 mb-15 axi_adrv9009_rx_jesd/irq
|
|
|
|
ad_cpu_interrupt ps-11 mb-14 axi_adrv9009_rx_os_dma/irq
|
|
|
|
ad_cpu_interrupt ps-12 mb-13- axi_adrv9009_tx_dma/irq
|
|
|
|
ad_cpu_interrupt ps-13 mb-12 axi_adrv9009_rx_dma/irq
|