2014-04-01 15:46:37 +00:00
|
|
|
|
|
|
|
|
2017-05-12 17:25:17 +00:00
|
|
|
package require qsys
|
2014-04-01 15:46:37 +00:00
|
|
|
source ../scripts/adi_env.tcl
|
2015-06-24 09:25:16 +00:00
|
|
|
source ../scripts/adi_ip_alt.tcl
|
2014-04-01 15:46:37 +00:00
|
|
|
|
|
|
|
set_module_property NAME axi_ad9250
|
|
|
|
set_module_property DESCRIPTION "AXI AD9250 Interface"
|
|
|
|
set_module_property VERSION 1.0
|
2015-07-17 14:07:15 +00:00
|
|
|
set_module_property GROUP "Analog Devices"
|
2014-04-01 15:46:37 +00:00
|
|
|
set_module_property DISPLAY_NAME axi_ad9250
|
|
|
|
|
|
|
|
# files
|
|
|
|
|
|
|
|
add_fileset quartus_synth QUARTUS_SYNTH "" "Quartus Synthesis"
|
2015-06-23 11:28:02 +00:00
|
|
|
set_fileset_property quartus_synth TOP_LEVEL axi_ad9250
|
2015-06-04 14:49:17 +00:00
|
|
|
add_fileset_file ad_rst.v VERILOG PATH $ad_hdl_dir/library/common/ad_rst.v
|
2014-06-25 19:23:57 +00:00
|
|
|
add_fileset_file ad_pnmon.v VERILOG PATH $ad_hdl_dir/library/common/ad_pnmon.v
|
2014-04-01 15:46:37 +00:00
|
|
|
add_fileset_file ad_datafmt.v VERILOG PATH $ad_hdl_dir/library/common/ad_datafmt.v
|
|
|
|
add_fileset_file up_axi.v VERILOG PATH $ad_hdl_dir/library/common/up_axi.v
|
|
|
|
add_fileset_file up_xfer_cntrl.v VERILOG PATH $ad_hdl_dir/library/common/up_xfer_cntrl.v
|
|
|
|
add_fileset_file up_xfer_status.v VERILOG PATH $ad_hdl_dir/library/common/up_xfer_status.v
|
|
|
|
add_fileset_file up_clock_mon.v VERILOG PATH $ad_hdl_dir/library/common/up_clock_mon.v
|
|
|
|
add_fileset_file up_delay_cntrl.v VERILOG PATH $ad_hdl_dir/library/common/up_delay_cntrl.v
|
|
|
|
add_fileset_file up_adc_common.v VERILOG PATH $ad_hdl_dir/library/common/up_adc_common.v
|
|
|
|
add_fileset_file up_adc_channel.v VERILOG PATH $ad_hdl_dir/library/common/up_adc_channel.v
|
2016-11-04 19:30:39 +00:00
|
|
|
add_fileset_file ad_xcvr_rx_if.v VERILOG PATH $ad_hdl_dir/library/common/ad_xcvr_rx_if.v
|
2014-04-01 15:46:37 +00:00
|
|
|
add_fileset_file axi_ad9250_pnmon.v VERILOG PATH axi_ad9250_pnmon.v
|
|
|
|
add_fileset_file axi_ad9250_if.v VERILOG PATH axi_ad9250_if.v
|
|
|
|
add_fileset_file axi_ad9250_channel.v VERILOG PATH axi_ad9250_channel.v
|
2015-06-23 11:28:02 +00:00
|
|
|
add_fileset_file axi_ad9250.v VERILOG PATH axi_ad9250.v TOP_LEVEL_FILE
|
2017-05-23 11:43:31 +00:00
|
|
|
add_fileset_file up_xfer_cntrl_constr.sdc SDC PATH $ad_hdl_dir/library/altera/common/up_xfer_cntrl_constr.sdc
|
|
|
|
add_fileset_file up_xfer_status_constr.sdc SDC PATH $ad_hdl_dir/library/altera/common/up_xfer_status_constr.sdc
|
|
|
|
add_fileset_file up_clock_mon_constr.sdc SDC PATH $ad_hdl_dir/library/altera/common/up_clock_mon_constr.sdc
|
|
|
|
add_fileset_file up_rst_constr.sdc SDC PATH $ad_hdl_dir/library/altera/common/up_rst_constr.sdc
|
2014-04-01 15:46:37 +00:00
|
|
|
|
|
|
|
# parameters
|
|
|
|
|
2015-08-19 11:11:47 +00:00
|
|
|
add_parameter ID INTEGER 0
|
|
|
|
set_parameter_property ID DEFAULT_VALUE 0
|
|
|
|
set_parameter_property ID DISPLAY_NAME ID
|
|
|
|
set_parameter_property ID TYPE INTEGER
|
|
|
|
set_parameter_property ID UNITS None
|
|
|
|
set_parameter_property ID HDL_PARAMETER true
|
|
|
|
|
|
|
|
add_parameter DEVICE_TYPE INTEGER 0
|
2016-11-04 19:30:39 +00:00
|
|
|
set_parameter_property DEVICE_TYPE DEFAULT_VALUE 1
|
2015-08-19 11:11:47 +00:00
|
|
|
set_parameter_property DEVICE_TYPE DISPLAY_NAME DEVICE_TYPE
|
|
|
|
set_parameter_property DEVICE_TYPE TYPE INTEGER
|
|
|
|
set_parameter_property DEVICE_TYPE UNITS None
|
|
|
|
set_parameter_property DEVICE_TYPE HDL_PARAMETER true
|
2014-04-01 15:46:37 +00:00
|
|
|
|
|
|
|
# axi4 slave
|
|
|
|
|
|
|
|
add_interface s_axi_clock clock end
|
|
|
|
add_interface_port s_axi_clock s_axi_aclk clk Input 1
|
|
|
|
|
|
|
|
add_interface s_axi_reset reset end
|
|
|
|
set_interface_property s_axi_reset associatedClock s_axi_clock
|
|
|
|
add_interface_port s_axi_reset s_axi_aresetn reset_n Input 1
|
|
|
|
|
2015-06-23 11:28:02 +00:00
|
|
|
add_interface s_axi axi4lite end
|
2014-04-01 15:46:37 +00:00
|
|
|
set_interface_property s_axi associatedClock s_axi_clock
|
|
|
|
set_interface_property s_axi associatedReset s_axi_reset
|
|
|
|
add_interface_port s_axi s_axi_awvalid awvalid Input 1
|
2015-06-24 09:25:16 +00:00
|
|
|
add_interface_port s_axi s_axi_awaddr awaddr Input 16
|
|
|
|
add_interface_port s_axi s_axi_awprot awprot Input 3
|
2014-04-01 15:46:37 +00:00
|
|
|
add_interface_port s_axi s_axi_awready awready Output 1
|
|
|
|
add_interface_port s_axi s_axi_wvalid wvalid Input 1
|
|
|
|
add_interface_port s_axi s_axi_wdata wdata Input 32
|
|
|
|
add_interface_port s_axi s_axi_wstrb wstrb Input 4
|
|
|
|
add_interface_port s_axi s_axi_wready wready Output 1
|
|
|
|
add_interface_port s_axi s_axi_bvalid bvalid Output 1
|
|
|
|
add_interface_port s_axi s_axi_bresp bresp Output 2
|
|
|
|
add_interface_port s_axi s_axi_bready bready Input 1
|
|
|
|
add_interface_port s_axi s_axi_arvalid arvalid Input 1
|
2015-06-24 09:25:16 +00:00
|
|
|
add_interface_port s_axi s_axi_araddr araddr Input 16
|
|
|
|
add_interface_port s_axi s_axi_arprot arprot Input 3
|
2014-04-01 15:46:37 +00:00
|
|
|
add_interface_port s_axi s_axi_arready arready Output 1
|
|
|
|
add_interface_port s_axi s_axi_rvalid rvalid Output 1
|
|
|
|
add_interface_port s_axi s_axi_rresp rresp Output 2
|
|
|
|
add_interface_port s_axi s_axi_rdata rdata Output 32
|
|
|
|
add_interface_port s_axi s_axi_rready rready Input 1
|
|
|
|
|
|
|
|
# transceiver interface
|
|
|
|
|
2015-07-15 13:41:16 +00:00
|
|
|
ad_alt_intf clock rx_clk input 1
|
2016-11-04 19:30:39 +00:00
|
|
|
ad_alt_intf signal rx_sof input 4 export
|
|
|
|
|
|
|
|
add_interface if_rx_data avalon_streaming sink
|
|
|
|
add_interface_port if_rx_data rx_data data input 64
|
|
|
|
add_interface_port if_rx_data rx_valid valid input 1
|
|
|
|
add_interface_port if_rx_data rx_ready ready output 1
|
|
|
|
set_interface_property if_rx_data associatedClock if_rx_clk
|
|
|
|
set_interface_property if_rx_data dataBitsPerSymbol 64
|
2014-04-01 15:46:37 +00:00
|
|
|
|
|
|
|
# dma interface
|
|
|
|
|
2015-11-24 09:39:55 +00:00
|
|
|
ad_alt_intf clock adc_clk output 1
|
|
|
|
ad_alt_intf reset adc_rst output 1 if_adc_clk
|
|
|
|
|
2016-11-04 19:30:39 +00:00
|
|
|
add_interface adc_ch_0 conduit end
|
|
|
|
add_interface_port adc_ch_0 adc_enable_a enable Output 1
|
|
|
|
add_interface_port adc_ch_0 adc_valid_a valid Output 1
|
|
|
|
add_interface_port adc_ch_0 adc_data_a data Output 32
|
|
|
|
|
|
|
|
set_interface_property adc_ch_0 associatedClock if_rx_clk
|
|
|
|
set_interface_property adc_ch_0 associatedReset none
|
|
|
|
|
|
|
|
add_interface adc_ch_1 conduit end
|
|
|
|
add_interface_port adc_ch_1 adc_enable_b enable Output 1
|
|
|
|
add_interface_port adc_ch_1 adc_valid_b valid Output 1
|
|
|
|
add_interface_port adc_ch_1 adc_data_b data Output 32
|
|
|
|
|
|
|
|
set_interface_property adc_ch_1 associatedClock if_rx_clk
|
|
|
|
set_interface_property adc_ch_1 associatedReset none
|
2015-11-24 09:39:55 +00:00
|
|
|
|
|
|
|
ad_alt_intf signal adc_dovf input 1 ovf
|
|
|
|
ad_alt_intf signal adc_dunf input 1 unf
|
2014-04-01 15:46:37 +00:00
|
|
|
|