2015-06-26 09:04:19 +00:00
|
|
|
// ***************************************************************************
|
|
|
|
// ***************************************************************************
|
|
|
|
// Copyright 2014(c) Analog Devices, Inc.
|
|
|
|
//
|
|
|
|
// All rights reserved.
|
|
|
|
//
|
|
|
|
// Redistribution and use in source and binary forms, with or without modification,
|
|
|
|
// are permitted provided that the following conditions are met:
|
|
|
|
// - Redistributions of source code must retain the above copyright
|
|
|
|
// notice, this list of conditions and the following disclaimer.
|
|
|
|
// - Redistributions in binary form must reproduce the above copyright
|
|
|
|
// notice, this list of conditions and the following disclaimer in
|
|
|
|
// the documentation and/or other materials provided with the
|
|
|
|
// distribution.
|
|
|
|
// - Neither the name of Analog Devices, Inc. nor the names of its
|
|
|
|
// contributors may be used to endorse or promote products derived
|
|
|
|
// from this software without specific prior written permission.
|
|
|
|
// - The use of this software may or may not infringe the patent rights
|
|
|
|
// of one or more patent holders. This license does not release you
|
|
|
|
// from the requirement that you obtain separate licenses from these
|
|
|
|
// patent holders to use this software.
|
|
|
|
// - Use of the software either in source or binary form, must be run
|
|
|
|
// on or directly connected to an Analog Devices Inc. component.
|
|
|
|
//
|
|
|
|
// THIS SOFTWARE IS PROVIDED BY ANALOG DEVICES "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES,
|
|
|
|
// INCLUDING, BUT NOT LIMITED TO, NON-INFRINGEMENT, MERCHANTABILITY AND FITNESS FOR A
|
|
|
|
// PARTICULAR PURPOSE ARE DISCLAIMED.
|
|
|
|
//
|
|
|
|
// IN NO EVENT SHALL ANALOG DEVICES BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
|
|
|
|
// EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, INTELLECTUAL PROPERTY
|
|
|
|
// RIGHTS, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
|
|
|
|
// BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
|
|
|
|
// STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF
|
|
|
|
// THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
// ***************************************************************************
|
|
|
|
// ***************************************************************************
|
|
|
|
|
|
|
|
`timescale 1ns/100ps
|
|
|
|
|
2017-04-13 08:45:54 +00:00
|
|
|
module ad_lvds_in #(
|
2015-06-26 09:04:19 +00:00
|
|
|
|
2017-04-13 08:45:54 +00:00
|
|
|
parameter SINGLE_ENDED = 0,
|
|
|
|
parameter DEVICE_TYPE = 0,
|
|
|
|
parameter IODELAY_CTRL = 0,
|
|
|
|
parameter IODELAY_GROUP = "dev_if_delay_group") (
|
2015-06-26 09:04:19 +00:00
|
|
|
|
|
|
|
// data interface
|
|
|
|
|
2017-04-13 08:45:54 +00:00
|
|
|
input rx_clk,
|
|
|
|
input rx_data_in_p,
|
|
|
|
input rx_data_in_n,
|
|
|
|
output reg rx_data_p,
|
|
|
|
output reg rx_data_n,
|
2015-06-26 09:04:19 +00:00
|
|
|
|
2016-04-28 15:37:46 +00:00
|
|
|
// delay-data interface
|
|
|
|
|
2017-04-13 08:45:54 +00:00
|
|
|
input up_clk,
|
|
|
|
input up_dld,
|
|
|
|
input [ 4:0] up_dwdata,
|
|
|
|
output [ 4:0] up_drdata,
|
2016-04-28 15:37:46 +00:00
|
|
|
|
|
|
|
// delay-cntrl interface
|
2015-06-26 09:04:19 +00:00
|
|
|
|
2017-04-13 08:45:54 +00:00
|
|
|
input delay_clk,
|
|
|
|
input delay_rst,
|
|
|
|
output delay_locked);
|
2015-06-26 09:04:19 +00:00
|
|
|
|
2016-05-16 16:17:19 +00:00
|
|
|
|
2017-04-13 08:45:54 +00:00
|
|
|
// internal registers
|
2016-05-16 16:17:19 +00:00
|
|
|
|
|
|
|
// internal signals
|
|
|
|
|
|
|
|
wire rx_data_p_s;
|
|
|
|
wire rx_data_n_s;
|
|
|
|
|
2015-06-26 09:04:19 +00:00
|
|
|
// defaults
|
|
|
|
|
2016-04-28 15:37:46 +00:00
|
|
|
assign up_drdata = 5'd0;
|
2015-06-26 09:04:19 +00:00
|
|
|
assign delay_locked = 1'b1;
|
|
|
|
|
|
|
|
// instantiations
|
|
|
|
|
2016-05-09 17:49:13 +00:00
|
|
|
generate
|
|
|
|
if (DEVICE_TYPE == 0) begin
|
2016-05-04 17:37:22 +00:00
|
|
|
alt_ddio_in i_rx_data_iddr (
|
2016-04-28 15:37:46 +00:00
|
|
|
.ck (rx_clk),
|
|
|
|
.pad_in (rx_data_in_p),
|
2016-05-16 16:17:19 +00:00
|
|
|
.dout ({rx_data_p_s, rx_data_n_s}));
|
2016-05-09 17:49:13 +00:00
|
|
|
end
|
|
|
|
endgenerate
|
|
|
|
|
|
|
|
generate
|
|
|
|
if (DEVICE_TYPE == 1) begin
|
|
|
|
altddio_in #(.width (1), .lpm_hint("UNUSED")) i_rx_data_iddr (
|
|
|
|
.inclock (rx_clk),
|
|
|
|
.datain (rx_data_in_p),
|
2016-05-16 16:17:19 +00:00
|
|
|
.dataout_h (rx_data_p_s),
|
|
|
|
.dataout_l (rx_data_n_s),
|
2016-05-09 17:49:13 +00:00
|
|
|
.inclocken (1'b1),
|
|
|
|
.aclr (1'b0),
|
|
|
|
.aset (1'b0),
|
|
|
|
.sclr (1'b0),
|
|
|
|
.sset (1'b0));
|
|
|
|
end
|
|
|
|
endgenerate
|
2015-06-26 09:04:19 +00:00
|
|
|
|
2016-05-16 16:17:19 +00:00
|
|
|
always @(posedge rx_clk) begin
|
|
|
|
rx_data_p <= rx_data_p_s;
|
|
|
|
rx_data_n <= rx_data_n_s;
|
|
|
|
end
|
|
|
|
|
2015-06-26 09:04:19 +00:00
|
|
|
endmodule
|
|
|
|
|
|
|
|
// ***************************************************************************
|
|
|
|
// ***************************************************************************
|