2019-03-21 06:24:45 +00:00
|
|
|
// ***************************************************************************
|
|
|
|
// ***************************************************************************
|
2023-07-06 13:54:40 +00:00
|
|
|
// Copyright (C) 2019-2023 Analog Devices, Inc. All rights reserved.
|
2019-03-21 06:24:45 +00:00
|
|
|
//
|
|
|
|
// In this HDL repository, there are many different and unique modules, consisting
|
|
|
|
// of various HDL (Verilog or VHDL) components. The individual modules are
|
|
|
|
// developed independently, and may be accompanied by separate and unique license
|
|
|
|
// terms.
|
|
|
|
//
|
|
|
|
// The user should read each of these license terms, and understand the
|
|
|
|
// freedoms and responsibilities that he or she has by using this source/core.
|
|
|
|
//
|
|
|
|
// This core is distributed in the hope that it will be useful, but WITHOUT ANY
|
|
|
|
// WARRANTY; without even the implied warranty of MERCHANTABILITY or FITNESS FOR
|
|
|
|
// A PARTICULAR PURPOSE.
|
|
|
|
//
|
|
|
|
// Redistribution and use of source or resulting binaries, with or without modification
|
|
|
|
// of this file, are permitted under one of the following two license terms:
|
|
|
|
//
|
|
|
|
// 1. The GNU General Public License version 2 as published by the
|
|
|
|
// Free Software Foundation, which can be found in the top level directory
|
|
|
|
// of this repository (LICENSE_GPL2), and also online at:
|
|
|
|
// <https://www.gnu.org/licenses/old-licenses/gpl-2.0.html>
|
|
|
|
//
|
|
|
|
// OR
|
|
|
|
//
|
|
|
|
// 2. An ADI specific BSD license, which can be found in the top level directory
|
|
|
|
// of this repository (LICENSE_ADIBSD), and also on-line at:
|
|
|
|
// https://github.com/analogdevicesinc/hdl/blob/master/LICENSE_ADIBSD
|
|
|
|
// This will allow to generate bit files and not release the source code,
|
|
|
|
// as long as it attaches to an ADI device.
|
|
|
|
//
|
|
|
|
// ***************************************************************************
|
|
|
|
// ***************************************************************************
|
|
|
|
|
|
|
|
`timescale 1ns/100ps
|
|
|
|
|
|
|
|
module system_top (
|
|
|
|
|
|
|
|
inout [14:0] ddr_addr,
|
|
|
|
inout [ 2:0] ddr_ba,
|
|
|
|
inout ddr_cas_n,
|
|
|
|
inout ddr_ck_n,
|
|
|
|
inout ddr_ck_p,
|
|
|
|
inout ddr_cke,
|
|
|
|
inout ddr_cs_n,
|
|
|
|
inout [ 3:0] ddr_dm,
|
|
|
|
inout [31:0] ddr_dq,
|
|
|
|
inout [ 3:0] ddr_dqs_n,
|
|
|
|
inout [ 3:0] ddr_dqs_p,
|
|
|
|
inout ddr_odt,
|
|
|
|
inout ddr_ras_n,
|
|
|
|
inout ddr_reset_n,
|
|
|
|
inout ddr_we_n,
|
|
|
|
|
|
|
|
inout fixed_io_ddr_vrn,
|
|
|
|
inout fixed_io_ddr_vrp,
|
|
|
|
inout [53:0] fixed_io_mio,
|
|
|
|
inout fixed_io_ps_clk,
|
|
|
|
inout fixed_io_ps_porb,
|
|
|
|
inout fixed_io_ps_srstb,
|
|
|
|
|
|
|
|
inout [31:0] gpio_bd,
|
|
|
|
|
|
|
|
output hdmi_out_clk,
|
|
|
|
output hdmi_vsync,
|
|
|
|
output hdmi_hsync,
|
|
|
|
output hdmi_data_e,
|
|
|
|
output [15:0] hdmi_data,
|
|
|
|
|
|
|
|
output spdif,
|
|
|
|
|
|
|
|
output i2s_mclk,
|
|
|
|
output i2s_bclk,
|
|
|
|
output i2s_lrclk,
|
|
|
|
output i2s_sdata_out,
|
|
|
|
input i2s_sdata_in,
|
|
|
|
|
|
|
|
inout iic_scl,
|
|
|
|
inout iic_sda,
|
|
|
|
inout [ 1:0] iic_mux_scl,
|
|
|
|
inout [ 1:0] iic_mux_sda,
|
|
|
|
|
|
|
|
input otg_vbusoc,
|
|
|
|
|
|
|
|
// ad713x SPI configuration interface
|
|
|
|
|
|
|
|
input ad713x_spi_sdi,
|
|
|
|
output ad713x_spi_sdo,
|
|
|
|
output ad713x_spi_sclk,
|
|
|
|
output [ 1:0] ad713x_spi_cs,
|
|
|
|
|
|
|
|
// ad713x data interface
|
|
|
|
|
|
|
|
output ad713x_dclk,
|
|
|
|
input [ 7:0] ad713x_din,
|
2021-07-06 11:16:31 +00:00
|
|
|
output ad713x_odr,
|
2019-03-21 06:24:45 +00:00
|
|
|
|
|
|
|
// ad713x GPIO lines
|
|
|
|
|
|
|
|
inout [ 1:0] ad713x_resetn,
|
|
|
|
inout [ 1:0] ad713x_pdn,
|
|
|
|
inout [ 1:0] ad713x_mode,
|
|
|
|
inout [ 7:0] ad713x_gpio,
|
|
|
|
inout [ 1:0] ad713x_dclkio,
|
|
|
|
inout ad713x_pinbspi,
|
|
|
|
inout ad713x_dclkmode,
|
|
|
|
|
|
|
|
// ad713x reference clock (not used by default)
|
|
|
|
|
2022-04-14 13:13:22 +00:00
|
|
|
output ad713x_sdpclk
|
|
|
|
);
|
2019-03-21 06:24:45 +00:00
|
|
|
|
|
|
|
// internal signals
|
|
|
|
|
|
|
|
wire [63:0] gpio_i;
|
|
|
|
wire [63:0] gpio_o;
|
|
|
|
wire [63:0] gpio_t;
|
|
|
|
wire [ 1:0] iic_mux_scl_i_s;
|
|
|
|
wire [ 1:0] iic_mux_scl_o_s;
|
|
|
|
wire iic_mux_scl_t_s;
|
|
|
|
wire [ 1:0] iic_mux_sda_i_s;
|
|
|
|
wire [ 1:0] iic_mux_sda_o_s;
|
|
|
|
wire iic_mux_sda_t_s;
|
|
|
|
|
|
|
|
// instantiations
|
|
|
|
|
|
|
|
assign gpio_i[63:50] = gpio_o[63:50];
|
|
|
|
ad_iobuf #(
|
|
|
|
.DATA_WIDTH(18)
|
|
|
|
) i_iobuf_ad713x_gpio (
|
|
|
|
.dio_t(gpio_t[49:32]),
|
|
|
|
.dio_i(gpio_o[49:32]),
|
|
|
|
.dio_o(gpio_i[49:32]),
|
|
|
|
.dio_p({ad713x_dclkmode, // [49]
|
|
|
|
ad713x_pinbspi, // [48]
|
|
|
|
ad713x_dclkio, // [47:46]
|
|
|
|
ad713x_gpio, // [45:38]
|
|
|
|
ad713x_mode, // [37:36]
|
|
|
|
ad713x_pdn, // [35:34]
|
|
|
|
ad713x_resetn})); // [33:32]
|
|
|
|
|
|
|
|
ad_iobuf #(
|
|
|
|
.DATA_WIDTH(32)
|
|
|
|
) i_iobuf (
|
|
|
|
.dio_t(gpio_t[31:0]),
|
|
|
|
.dio_i(gpio_o[31:0]),
|
|
|
|
.dio_o(gpio_i[31:0]),
|
|
|
|
.dio_p(gpio_bd));
|
|
|
|
|
|
|
|
ad_iobuf #(
|
|
|
|
.DATA_WIDTH(2)
|
|
|
|
) i_iic_mux_scl (
|
|
|
|
.dio_t({iic_mux_scl_t_s, iic_mux_scl_t_s}),
|
|
|
|
.dio_i(iic_mux_scl_o_s),
|
|
|
|
.dio_o(iic_mux_scl_i_s),
|
|
|
|
.dio_p(iic_mux_scl));
|
|
|
|
|
|
|
|
ad_iobuf #(
|
|
|
|
.DATA_WIDTH(2)
|
|
|
|
) i_iic_mux_sda (
|
|
|
|
.dio_t({iic_mux_sda_t_s, iic_mux_sda_t_s}),
|
|
|
|
.dio_i(iic_mux_sda_o_s),
|
|
|
|
.dio_o(iic_mux_sda_i_s),
|
|
|
|
.dio_p(iic_mux_sda));
|
|
|
|
|
|
|
|
system_wrapper i_system_wrapper (
|
|
|
|
.ddr_addr (ddr_addr),
|
|
|
|
.ddr_ba (ddr_ba),
|
|
|
|
.ddr_cas_n (ddr_cas_n),
|
|
|
|
.ddr_ck_n (ddr_ck_n),
|
|
|
|
.ddr_ck_p (ddr_ck_p),
|
|
|
|
.ddr_cke (ddr_cke),
|
|
|
|
.ddr_cs_n (ddr_cs_n),
|
|
|
|
.ddr_dm (ddr_dm),
|
|
|
|
.ddr_dq (ddr_dq),
|
|
|
|
.ddr_dqs_n (ddr_dqs_n),
|
|
|
|
.ddr_dqs_p (ddr_dqs_p),
|
|
|
|
.ddr_odt (ddr_odt),
|
|
|
|
.ddr_ras_n (ddr_ras_n),
|
|
|
|
.ddr_reset_n (ddr_reset_n),
|
|
|
|
.ddr_we_n (ddr_we_n),
|
|
|
|
.fixed_io_ddr_vrn (fixed_io_ddr_vrn),
|
|
|
|
.fixed_io_ddr_vrp (fixed_io_ddr_vrp),
|
|
|
|
.fixed_io_mio (fixed_io_mio),
|
|
|
|
.fixed_io_ps_clk (fixed_io_ps_clk),
|
|
|
|
.fixed_io_ps_porb (fixed_io_ps_porb),
|
|
|
|
.fixed_io_ps_srstb (fixed_io_ps_srstb),
|
|
|
|
.gpio_i (gpio_i),
|
|
|
|
.gpio_o (gpio_o),
|
|
|
|
.gpio_t (gpio_t),
|
|
|
|
.hdmi_data (hdmi_data),
|
|
|
|
.hdmi_data_e (hdmi_data_e),
|
|
|
|
.hdmi_hsync (hdmi_hsync),
|
|
|
|
.hdmi_out_clk (hdmi_out_clk),
|
|
|
|
.hdmi_vsync (hdmi_vsync),
|
|
|
|
.i2s_bclk (i2s_bclk),
|
|
|
|
.i2s_lrclk (i2s_lrclk),
|
|
|
|
.i2s_mclk (i2s_mclk),
|
|
|
|
.i2s_sdata_in (i2s_sdata_in),
|
|
|
|
.i2s_sdata_out (i2s_sdata_out),
|
|
|
|
.iic_fmc_scl_io (iic_scl),
|
|
|
|
.iic_fmc_sda_io (iic_sda),
|
|
|
|
.iic_mux_scl_i (iic_mux_scl_i_s),
|
|
|
|
.iic_mux_scl_o (iic_mux_scl_o_s),
|
|
|
|
.iic_mux_scl_t (iic_mux_scl_t_s),
|
|
|
|
.iic_mux_sda_i (iic_mux_sda_i_s),
|
|
|
|
.iic_mux_sda_o (iic_mux_sda_o_s),
|
|
|
|
.iic_mux_sda_t (iic_mux_sda_t_s),
|
|
|
|
.spi0_clk_i (ad713x_spi_sclk),
|
|
|
|
.spi0_clk_o (ad713x_spi_sclk),
|
|
|
|
.spi0_csn_0_o (ad713x_spi_cs[0]),
|
|
|
|
.spi0_csn_1_o (ad713x_spi_cs[1]),
|
|
|
|
.spi0_csn_i (1'b1),
|
|
|
|
.spi0_sdi_i (ad713x_spi_sdi),
|
|
|
|
.spi0_sdo_i (ad713x_spi_sdo),
|
|
|
|
.spi0_sdo_o (ad713x_spi_sdo),
|
|
|
|
.ad713x_di_sdo (),
|
|
|
|
.ad713x_di_sdo_t (),
|
2020-05-05 11:42:39 +00:00
|
|
|
.ad713x_di_sdi (ad713x_din),
|
2019-03-21 06:24:45 +00:00
|
|
|
.ad713x_di_cs (),
|
|
|
|
.ad713x_di_sclk (ad713x_dclk),
|
|
|
|
.ad713x_odr (ad713x_odr),
|
|
|
|
.ad713x_sdpclk (ad713x_sdpclk),
|
|
|
|
.otg_vbusoc (otg_vbusoc),
|
|
|
|
.spdif (spdif));
|
|
|
|
|
|
|
|
endmodule
|