2015-05-11 09:09:09 +00:00
|
|
|
// ***************************************************************************
|
|
|
|
// ***************************************************************************
|
|
|
|
// Copyright 2015(c) Analog Devices, Inc.
|
|
|
|
//
|
|
|
|
// All rights reserved.
|
|
|
|
//
|
|
|
|
// Redistribution and use in source and binary forms, with or without modification,
|
|
|
|
// are permitted provided that the following conditions are met:
|
|
|
|
// - Redistributions of source code must retain the above copyright
|
|
|
|
// notice, this list of conditions and the following disclaimer.
|
|
|
|
// - Redistributions in binary form must reproduce the above copyright
|
|
|
|
// notice, this list of conditions and the following disclaimer in
|
|
|
|
// the documentation and/or other materials provided with the
|
|
|
|
// distribution.
|
|
|
|
// - Neither the name of Analog Devices, Inc. nor the names of its
|
|
|
|
// contributors may be used to endorse or promote products derived
|
|
|
|
// from this software without specific prior written permission.
|
|
|
|
// - The use of this software may or may not infringe the patent rights
|
|
|
|
// of one or more patent holders. This license does not release you
|
|
|
|
// from the requirement that you obtain separate licenses from these
|
|
|
|
// patent holders to use this software.
|
|
|
|
// - Use of the software either in source or binary form, must be run
|
|
|
|
// on or directly connected to an Analog Devices Inc. component.
|
|
|
|
//
|
|
|
|
// THIS SOFTWARE IS PROVIDED BY ANALOG DEVICES "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES,
|
|
|
|
// INCLUDING, BUT NOT LIMITED TO, NON-INFRINGEMENT, MERCHANTABILITY AND FITNESS FOR A
|
|
|
|
// PARTICULAR PURPOSE ARE DISCLAIMED.
|
|
|
|
//
|
|
|
|
// IN NO EVENT SHALL ANALOG DEVICES BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
|
|
|
|
// EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, INTELLECTUAL PROPERTY
|
|
|
|
// RIGHTS, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
|
|
|
|
// BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
|
|
|
|
// STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF
|
|
|
|
// THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
// ***************************************************************************
|
|
|
|
// ***************************************************************************
|
|
|
|
// ***************************************************************************
|
|
|
|
// ***************************************************************************
|
|
|
|
|
|
|
|
`timescale 1ns/1ps
|
|
|
|
|
|
|
|
module axi_ad9361_tdd (
|
|
|
|
|
|
|
|
// clock
|
|
|
|
|
|
|
|
clk,
|
|
|
|
rst,
|
|
|
|
|
|
|
|
// control signals from the tdd control
|
|
|
|
|
|
|
|
tdd_rx_vco_en,
|
|
|
|
tdd_tx_vco_en,
|
|
|
|
tdd_rx_rf_en,
|
|
|
|
tdd_tx_rf_en,
|
|
|
|
|
|
|
|
// status signal
|
|
|
|
|
2015-08-11 09:24:26 +00:00
|
|
|
tdd_enabled,
|
2015-05-11 09:09:09 +00:00
|
|
|
tdd_status,
|
|
|
|
|
2015-11-11 09:06:19 +00:00
|
|
|
// sync signal
|
2015-07-28 11:41:32 +00:00
|
|
|
|
2015-11-11 09:06:19 +00:00
|
|
|
tdd_sync,
|
2016-02-10 10:43:16 +00:00
|
|
|
tdd_sync_cntr,
|
2015-07-28 11:41:32 +00:00
|
|
|
|
2015-07-16 11:10:49 +00:00
|
|
|
// tx/rx data flow control
|
2015-06-04 13:46:28 +00:00
|
|
|
|
2016-02-12 12:33:34 +00:00
|
|
|
tx_valid,
|
2015-06-04 13:46:28 +00:00
|
|
|
tx_valid_i0,
|
|
|
|
tx_valid_q0,
|
|
|
|
tx_valid_i1,
|
|
|
|
tx_valid_q1,
|
|
|
|
|
2016-02-12 12:33:34 +00:00
|
|
|
tdd_tx_valid,
|
2015-06-04 13:46:28 +00:00
|
|
|
tdd_tx_valid_i0,
|
|
|
|
tdd_tx_valid_q0,
|
|
|
|
tdd_tx_valid_i1,
|
|
|
|
tdd_tx_valid_q1,
|
|
|
|
|
2015-07-16 11:10:49 +00:00
|
|
|
rx_valid_i0,
|
|
|
|
rx_valid_q0,
|
|
|
|
rx_valid_i1,
|
|
|
|
rx_valid_q1,
|
|
|
|
|
|
|
|
tdd_rx_valid_i0,
|
|
|
|
tdd_rx_valid_q0,
|
|
|
|
tdd_rx_valid_i1,
|
|
|
|
tdd_rx_valid_q1,
|
|
|
|
|
2015-05-11 09:09:09 +00:00
|
|
|
// bus interface
|
|
|
|
|
|
|
|
up_rstn,
|
|
|
|
up_clk,
|
|
|
|
up_wreq,
|
|
|
|
up_waddr,
|
|
|
|
up_wdata,
|
|
|
|
up_wack,
|
|
|
|
up_rreq,
|
|
|
|
up_raddr,
|
|
|
|
up_rdata,
|
|
|
|
up_rack,
|
|
|
|
|
|
|
|
tdd_dbg
|
|
|
|
);
|
|
|
|
|
|
|
|
input clk;
|
2015-05-21 10:39:48 +00:00
|
|
|
input rst;
|
2015-05-11 09:09:09 +00:00
|
|
|
|
|
|
|
// control signals from the tdd control
|
|
|
|
|
|
|
|
output tdd_rx_vco_en;
|
|
|
|
output tdd_tx_vco_en;
|
|
|
|
output tdd_rx_rf_en;
|
|
|
|
output tdd_tx_rf_en;
|
|
|
|
|
2015-08-11 09:24:26 +00:00
|
|
|
output tdd_enabled;
|
2015-05-11 09:09:09 +00:00
|
|
|
input [ 7:0] tdd_status;
|
|
|
|
|
2015-11-11 09:06:19 +00:00
|
|
|
input tdd_sync;
|
2016-02-10 10:43:16 +00:00
|
|
|
output tdd_sync_cntr;
|
2015-07-28 11:41:32 +00:00
|
|
|
|
2015-06-04 13:46:28 +00:00
|
|
|
// tx data flow control
|
|
|
|
|
2016-02-12 12:33:34 +00:00
|
|
|
input tx_valid;
|
2015-06-04 13:46:28 +00:00
|
|
|
input tx_valid_i0;
|
|
|
|
input tx_valid_q0;
|
|
|
|
input tx_valid_i1;
|
|
|
|
input tx_valid_q1;
|
|
|
|
|
2016-02-12 12:33:34 +00:00
|
|
|
output tdd_tx_valid;
|
2015-06-04 13:46:28 +00:00
|
|
|
output tdd_tx_valid_i0;
|
|
|
|
output tdd_tx_valid_q0;
|
|
|
|
output tdd_tx_valid_i1;
|
|
|
|
output tdd_tx_valid_q1;
|
|
|
|
|
2015-07-16 11:10:49 +00:00
|
|
|
// rx data flow control
|
|
|
|
|
|
|
|
input rx_valid_i0;
|
|
|
|
input rx_valid_q0;
|
|
|
|
input rx_valid_i1;
|
|
|
|
input rx_valid_q1;
|
|
|
|
|
|
|
|
output tdd_rx_valid_i0;
|
|
|
|
output tdd_rx_valid_q0;
|
|
|
|
output tdd_rx_valid_i1;
|
|
|
|
output tdd_rx_valid_q1;
|
|
|
|
|
2015-05-11 09:09:09 +00:00
|
|
|
// bus interface
|
|
|
|
|
|
|
|
input up_rstn;
|
|
|
|
input up_clk;
|
|
|
|
input up_wreq;
|
|
|
|
input [13:0] up_waddr;
|
|
|
|
input [31:0] up_wdata;
|
|
|
|
output up_wack;
|
|
|
|
input up_rreq;
|
|
|
|
input [13:0] up_raddr;
|
|
|
|
output [31:0] up_rdata;
|
|
|
|
output up_rack;
|
|
|
|
|
2015-08-06 12:14:36 +00:00
|
|
|
output [41:0] tdd_dbg;
|
2015-05-11 09:09:09 +00:00
|
|
|
|
2015-07-28 11:41:32 +00:00
|
|
|
reg tdd_slave_synced = 1'b0;
|
|
|
|
|
2016-02-12 12:33:34 +00:00
|
|
|
reg tdd_tx_valid = 1'b0;
|
2015-12-03 09:13:56 +00:00
|
|
|
reg tdd_tx_valid_i0 = 1'b0;
|
|
|
|
reg tdd_tx_valid_q0 = 1'b0;
|
|
|
|
reg tdd_tx_valid_i1 = 1'b0;
|
|
|
|
reg tdd_tx_valid_q1 = 1'b0;
|
|
|
|
reg tdd_rx_valid_i0 = 1'b0;
|
|
|
|
reg tdd_rx_valid_q0 = 1'b0;
|
|
|
|
reg tdd_rx_valid_i1 = 1'b0;
|
|
|
|
reg tdd_rx_valid_q1 = 1'b0;
|
|
|
|
|
2015-05-11 09:09:09 +00:00
|
|
|
// internal signals
|
|
|
|
|
|
|
|
wire rst;
|
2015-05-21 10:39:48 +00:00
|
|
|
wire tdd_enable_s;
|
2015-05-11 09:09:09 +00:00
|
|
|
wire tdd_secondary_s;
|
2015-07-28 11:41:32 +00:00
|
|
|
wire [ 7:0] tdd_burst_count_s;
|
2015-06-04 13:46:28 +00:00
|
|
|
wire tdd_rx_only_s;
|
|
|
|
wire tdd_tx_only_s;
|
2015-07-16 11:10:49 +00:00
|
|
|
wire tdd_gated_rx_dmapath_s;
|
|
|
|
wire tdd_gated_tx_dmapath_s;
|
2015-07-28 11:41:32 +00:00
|
|
|
wire [23:0] tdd_counter_init_s;
|
|
|
|
wire [23:0] tdd_frame_length_s;
|
|
|
|
wire tdd_terminal_type_s;
|
2015-08-06 12:14:36 +00:00
|
|
|
wire tdd_sync_enable_s;
|
2015-07-28 11:41:32 +00:00
|
|
|
wire [23:0] tdd_vco_rx_on_1_s;
|
|
|
|
wire [23:0] tdd_vco_rx_off_1_s;
|
|
|
|
wire [23:0] tdd_vco_tx_on_1_s;
|
|
|
|
wire [23:0] tdd_vco_tx_off_1_s;
|
|
|
|
wire [23:0] tdd_rx_on_1_s;
|
|
|
|
wire [23:0] tdd_rx_off_1_s;
|
2016-07-28 10:29:09 +00:00
|
|
|
wire [23:0] tdd_rx_dp_on_1_s;
|
|
|
|
wire [23:0] tdd_rx_dp_off_1_s;
|
2015-07-28 11:41:32 +00:00
|
|
|
wire [23:0] tdd_tx_on_1_s;
|
|
|
|
wire [23:0] tdd_tx_off_1_s;
|
|
|
|
wire [23:0] tdd_tx_dp_on_1_s;
|
|
|
|
wire [23:0] tdd_tx_dp_off_1_s;
|
|
|
|
wire [23:0] tdd_vco_rx_on_2_s;
|
|
|
|
wire [23:0] tdd_vco_rx_off_2_s;
|
|
|
|
wire [23:0] tdd_vco_tx_on_2_s;
|
|
|
|
wire [23:0] tdd_vco_tx_off_2_s;
|
|
|
|
wire [23:0] tdd_rx_on_2_s;
|
|
|
|
wire [23:0] tdd_rx_off_2_s;
|
2016-07-28 10:29:09 +00:00
|
|
|
wire [23:0] tdd_rx_dp_on_2_s;
|
|
|
|
wire [23:0] tdd_rx_dp_off_2_s;
|
2015-07-28 11:41:32 +00:00
|
|
|
wire [23:0] tdd_tx_on_2_s;
|
|
|
|
wire [23:0] tdd_tx_off_2_s;
|
|
|
|
wire [23:0] tdd_tx_dp_on_2_s;
|
|
|
|
wire [23:0] tdd_tx_dp_off_2_s;
|
|
|
|
|
|
|
|
wire [23:0] tdd_counter_status;
|
2015-05-11 09:09:09 +00:00
|
|
|
|
2016-07-28 10:29:09 +00:00
|
|
|
wire tdd_rx_dp_en_s;
|
2015-06-08 13:21:40 +00:00
|
|
|
wire tdd_tx_dp_en_s;
|
|
|
|
|
2015-11-11 09:06:19 +00:00
|
|
|
assign tdd_dbg = {tdd_counter_status, tdd_enable_s, tdd_sync, tdd_tx_dp_en_s,
|
2015-05-11 09:09:09 +00:00
|
|
|
tdd_rx_vco_en, tdd_tx_vco_en, tdd_rx_rf_en, tdd_tx_rf_en};
|
|
|
|
|
2016-02-10 10:43:16 +00:00
|
|
|
assign tdd_enabled = tdd_enable_s;
|
|
|
|
assign tdd_sync_cntr = ~(tdd_enable_s & tdd_terminal_type_s);
|
|
|
|
|
2015-07-16 11:10:49 +00:00
|
|
|
// tx/rx data flow control
|
|
|
|
|
2015-12-03 09:13:56 +00:00
|
|
|
always @(posedge clk) begin
|
|
|
|
if((tdd_enable_s == 1) && (tdd_gated_tx_dmapath_s == 1)) begin
|
2016-02-12 12:33:34 +00:00
|
|
|
tdd_tx_valid <= tx_valid & tdd_tx_dp_en_s;
|
2015-12-03 09:13:56 +00:00
|
|
|
tdd_tx_valid_i0 <= tx_valid_i0 & tdd_tx_dp_en_s;
|
|
|
|
tdd_tx_valid_q0 <= tx_valid_q0 & tdd_tx_dp_en_s;
|
|
|
|
tdd_tx_valid_i1 <= tx_valid_i1 & tdd_tx_dp_en_s;
|
|
|
|
tdd_tx_valid_q1 <= tx_valid_q1 & tdd_tx_dp_en_s;
|
|
|
|
end else begin
|
2016-02-12 12:33:34 +00:00
|
|
|
tdd_tx_valid <= tx_valid;
|
2015-12-03 09:13:56 +00:00
|
|
|
tdd_tx_valid_i0 <= tx_valid_i0;
|
|
|
|
tdd_tx_valid_q0 <= tx_valid_q0;
|
|
|
|
tdd_tx_valid_i1 <= tx_valid_i1;
|
|
|
|
tdd_tx_valid_q1 <= tx_valid_q1;
|
|
|
|
end
|
|
|
|
end
|
|
|
|
|
|
|
|
always @(posedge clk) begin
|
|
|
|
if((tdd_enable_s == 1) && (tdd_gated_tx_dmapath_s == 1)) begin
|
2016-07-28 10:29:09 +00:00
|
|
|
tdd_rx_valid_i0 <= rx_valid_i0 & tdd_rx_dp_en_s;
|
|
|
|
tdd_rx_valid_q0 <= rx_valid_q0 & tdd_rx_dp_en_s;
|
|
|
|
tdd_rx_valid_i1 <= rx_valid_i1 & tdd_rx_dp_en_s;
|
|
|
|
tdd_rx_valid_q1 <= rx_valid_q1 & tdd_rx_dp_en_s;
|
2015-12-03 09:13:56 +00:00
|
|
|
end else begin
|
|
|
|
tdd_rx_valid_i0 <= rx_valid_i0;
|
|
|
|
tdd_rx_valid_q0 <= rx_valid_q0;
|
|
|
|
tdd_rx_valid_i1 <= rx_valid_i1;
|
|
|
|
tdd_rx_valid_q1 <= rx_valid_q1;
|
|
|
|
end
|
|
|
|
end
|
|
|
|
|
2015-05-11 09:09:09 +00:00
|
|
|
// instantiations
|
|
|
|
|
|
|
|
up_tdd_cntrl i_up_tdd_cntrl(
|
|
|
|
.clk(clk),
|
2015-05-21 10:39:48 +00:00
|
|
|
.rst(rst),
|
|
|
|
.tdd_enable(tdd_enable_s),
|
2015-05-11 09:09:09 +00:00
|
|
|
.tdd_secondary(tdd_secondary_s),
|
|
|
|
.tdd_burst_count(tdd_burst_count_s),
|
2015-06-04 13:46:28 +00:00
|
|
|
.tdd_tx_only(tdd_tx_only_s),
|
|
|
|
.tdd_rx_only(tdd_rx_only_s),
|
2015-07-16 11:10:49 +00:00
|
|
|
.tdd_gated_rx_dmapath(tdd_gated_rx_dmapath_s),
|
|
|
|
.tdd_gated_tx_dmapath(tdd_gated_tx_dmapath_s),
|
2015-05-11 09:09:09 +00:00
|
|
|
.tdd_counter_init(tdd_counter_init_s),
|
|
|
|
.tdd_frame_length(tdd_frame_length_s),
|
2015-07-28 11:41:32 +00:00
|
|
|
.tdd_terminal_type(tdd_terminal_type_s),
|
2015-05-11 09:09:09 +00:00
|
|
|
.tdd_vco_rx_on_1(tdd_vco_rx_on_1_s),
|
|
|
|
.tdd_vco_rx_off_1(tdd_vco_rx_off_1_s),
|
|
|
|
.tdd_vco_tx_on_1(tdd_vco_tx_on_1_s),
|
|
|
|
.tdd_vco_tx_off_1(tdd_vco_tx_off_1_s),
|
|
|
|
.tdd_rx_on_1(tdd_rx_on_1_s),
|
|
|
|
.tdd_rx_off_1(tdd_rx_off_1_s),
|
2016-07-28 10:29:09 +00:00
|
|
|
.tdd_rx_dp_on_1(tdd_rx_dp_on_1_s),
|
|
|
|
.tdd_rx_dp_off_1(tdd_rx_dp_off_1_s),
|
2015-05-11 09:09:09 +00:00
|
|
|
.tdd_tx_on_1(tdd_tx_on_1_s),
|
|
|
|
.tdd_tx_off_1(tdd_tx_off_1_s),
|
|
|
|
.tdd_tx_dp_on_1(tdd_tx_dp_on_1_s),
|
|
|
|
.tdd_tx_dp_off_1(tdd_tx_dp_off_1_s),
|
|
|
|
.tdd_vco_rx_on_2(tdd_vco_rx_on_2_s),
|
|
|
|
.tdd_vco_rx_off_2(tdd_vco_rx_off_2_s),
|
|
|
|
.tdd_vco_tx_on_2(tdd_vco_tx_on_2_s),
|
|
|
|
.tdd_vco_tx_off_2(tdd_vco_tx_off_2_s),
|
|
|
|
.tdd_rx_on_2(tdd_rx_on_2_s),
|
|
|
|
.tdd_rx_off_2(tdd_rx_off_2_s),
|
2016-07-28 10:29:09 +00:00
|
|
|
.tdd_rx_dp_on_2(tdd_rx_dp_on_2_s),
|
|
|
|
.tdd_rx_dp_off_2(tdd_rx_dp_off_2_s),
|
2015-05-11 09:09:09 +00:00
|
|
|
.tdd_tx_on_2(tdd_tx_on_2_s),
|
|
|
|
.tdd_tx_off_2(tdd_tx_off_2_s),
|
|
|
|
.tdd_tx_dp_on_2(tdd_tx_dp_on_2_s),
|
|
|
|
.tdd_tx_dp_off_2(tdd_tx_dp_off_2_s),
|
|
|
|
.tdd_status(tdd_status),
|
|
|
|
.up_rstn(up_rstn),
|
|
|
|
.up_clk(up_clk),
|
|
|
|
.up_wreq(up_wreq),
|
|
|
|
.up_waddr(up_waddr),
|
|
|
|
.up_wdata(up_wdata),
|
|
|
|
.up_wack(up_wack),
|
|
|
|
.up_rreq(up_rreq),
|
|
|
|
.up_raddr(up_raddr),
|
|
|
|
.up_rdata(up_rdata),
|
|
|
|
.up_rack(up_rack));
|
|
|
|
|
2015-09-09 09:24:26 +00:00
|
|
|
// the TX_DATA_PATH_DELAY and CONTROL_PATH_DELAY are specificly defined
|
|
|
|
// for the axi_ad9361 core
|
|
|
|
|
|
|
|
ad_tdd_control #(
|
2016-07-28 10:29:09 +00:00
|
|
|
.TX_DATA_PATH_DELAY(),
|
|
|
|
.CONTROL_PATH_DELAY())
|
2015-09-09 09:24:26 +00:00
|
|
|
i_tdd_control(
|
2015-05-11 09:09:09 +00:00
|
|
|
.clk(clk),
|
|
|
|
.rst(rst),
|
2015-11-11 09:06:19 +00:00
|
|
|
.tdd_enable(tdd_enable_s),
|
2015-05-11 09:09:09 +00:00
|
|
|
.tdd_secondary(tdd_secondary_s),
|
|
|
|
.tdd_counter_init(tdd_counter_init_s),
|
|
|
|
.tdd_frame_length(tdd_frame_length_s),
|
|
|
|
.tdd_burst_count(tdd_burst_count_s),
|
2015-06-04 13:46:28 +00:00
|
|
|
.tdd_rx_only(tdd_rx_only_s),
|
|
|
|
.tdd_tx_only(tdd_tx_only_s),
|
2015-11-11 09:06:19 +00:00
|
|
|
.tdd_sync (tdd_sync),
|
2015-05-11 09:09:09 +00:00
|
|
|
.tdd_vco_rx_on_1(tdd_vco_rx_on_1_s),
|
|
|
|
.tdd_vco_rx_off_1(tdd_vco_rx_off_1_s),
|
|
|
|
.tdd_vco_tx_on_1(tdd_vco_tx_on_1_s),
|
|
|
|
.tdd_vco_tx_off_1(tdd_vco_tx_off_1_s),
|
|
|
|
.tdd_rx_on_1(tdd_rx_on_1_s),
|
|
|
|
.tdd_rx_off_1(tdd_rx_off_1_s),
|
2016-07-28 10:29:09 +00:00
|
|
|
.tdd_rx_dp_on_1(tdd_rx_dp_on_1_s),
|
|
|
|
.tdd_rx_dp_off_1(tdd_rx_dp_off_1_s),
|
2015-05-11 09:09:09 +00:00
|
|
|
.tdd_tx_on_1(tdd_tx_on_1_s),
|
|
|
|
.tdd_tx_off_1(tdd_tx_off_1_s),
|
|
|
|
.tdd_tx_dp_on_1(tdd_tx_dp_on_1_s),
|
|
|
|
.tdd_tx_dp_off_1(tdd_tx_dp_off_1_s),
|
|
|
|
.tdd_vco_rx_on_2(tdd_vco_rx_on_2_s),
|
|
|
|
.tdd_vco_rx_off_2(tdd_vco_rx_off_2_s),
|
|
|
|
.tdd_vco_tx_on_2(tdd_vco_tx_on_2_s),
|
|
|
|
.tdd_vco_tx_off_2(tdd_vco_tx_off_2_s),
|
|
|
|
.tdd_rx_on_2(tdd_rx_on_2_s),
|
|
|
|
.tdd_rx_off_2(tdd_rx_off_2_s),
|
2016-07-28 10:29:09 +00:00
|
|
|
.tdd_rx_dp_on_2(tdd_rx_dp_on_2_s),
|
|
|
|
.tdd_rx_dp_off_2(tdd_rx_dp_off_2_s),
|
2015-05-11 09:09:09 +00:00
|
|
|
.tdd_tx_on_2(tdd_tx_on_2_s),
|
|
|
|
.tdd_tx_off_2(tdd_tx_off_2_s),
|
|
|
|
.tdd_tx_dp_on_2(tdd_tx_dp_on_2_s),
|
|
|
|
.tdd_tx_dp_off_2(tdd_tx_dp_off_2_s),
|
2016-07-28 10:29:09 +00:00
|
|
|
.tdd_rx_dp_en(tdd_rx_dp_en_s),
|
2015-06-08 13:21:40 +00:00
|
|
|
.tdd_tx_dp_en(tdd_tx_dp_en_s),
|
2015-05-11 09:09:09 +00:00
|
|
|
.tdd_rx_vco_en(tdd_rx_vco_en),
|
|
|
|
.tdd_tx_vco_en(tdd_tx_vco_en),
|
|
|
|
.tdd_rx_rf_en(tdd_rx_rf_en),
|
|
|
|
.tdd_tx_rf_en(tdd_tx_rf_en),
|
|
|
|
.tdd_counter_status(tdd_counter_status));
|
|
|
|
|
|
|
|
endmodule
|