pluto_hdl_adi/projects/adrv9361z7035/ccfmc_lvds/system_top.v

401 lines
11 KiB
Coq
Raw Normal View History

2015-09-18 15:45:15 +00:00
// ***************************************************************************
// ***************************************************************************
// Copyright 2014 - 2017 (c) Analog Devices, Inc. All rights reserved.
2015-09-18 15:45:15 +00:00
//
// In this HDL repository, there are many different and unique modules, consisting
// of various HDL (Verilog or VHDL) components. The individual modules are
// developed independently, and may be accompanied by separate and unique license
// terms.
//
// The user should read each of these license terms, and understand the
2018-03-14 14:45:47 +00:00
// freedoms and responsibilities that he or she has by using this source/core.
//
// This core is distributed in the hope that it will be useful, but WITHOUT ANY
// WARRANTY; without even the implied warranty of MERCHANTABILITY or FITNESS FOR
// A PARTICULAR PURPOSE.
2015-09-18 15:45:15 +00:00
//
// Redistribution and use of source or resulting binaries, with or without modification
// of this file, are permitted under one of the following two license terms:
2015-09-18 15:45:15 +00:00
//
// 1. The GNU General Public License version 2 as published by the
// Free Software Foundation, which can be found in the top level directory
// of this repository (LICENSE_GPL2), and also online at:
// <https://www.gnu.org/licenses/old-licenses/gpl-2.0.html>
//
// OR
//
// 2. An ADI specific BSD license, which can be found in the top level directory
// of this repository (LICENSE_ADIBSD), and also on-line at:
// https://github.com/analogdevicesinc/hdl/blob/master/LICENSE_ADIBSD
// This will allow to generate bit files and not release the source code,
// as long as it attaches to an ADI device.
2015-09-18 15:45:15 +00:00
//
// ***************************************************************************
// ***************************************************************************
`timescale 1ns/100ps
module system_top (
2016-09-22 15:17:42 +00:00
inout [14:0] ddr_addr,
inout [ 2:0] ddr_ba,
inout ddr_cas_n,
inout ddr_ck_n,
inout ddr_ck_p,
inout ddr_cke,
inout ddr_cs_n,
inout [ 3:0] ddr_dm,
inout [31:0] ddr_dq,
inout [ 3:0] ddr_dqs_n,
inout [ 3:0] ddr_dqs_p,
inout ddr_odt,
inout ddr_ras_n,
inout ddr_reset_n,
inout ddr_we_n,
output eth1_mdc,
inout eth1_mdio,
input eth1_rgmii_rxclk,
input eth1_rgmii_rxctl,
input [ 3:0] eth1_rgmii_rxdata,
output eth1_rgmii_txclk,
output eth1_rgmii_txctl,
output [ 3:0] eth1_rgmii_txdata,
inout fixed_io_ddr_vrn,
inout fixed_io_ddr_vrp,
inout [53:0] fixed_io_mio,
inout fixed_io_ps_clk,
inout fixed_io_ps_porb,
inout fixed_io_ps_srstb,
output hdmi_out_clk,
output hdmi_vsync,
output hdmi_hsync,
output hdmi_data_e,
output [15:0] hdmi_data,
output hdmi_pd,
input hdmi_intn,
output spdif,
input spdif_in,
output i2s_mclk,
output i2s_bclk,
output i2s_lrclk,
output i2s_sdata_out,
input i2s_sdata_in,
inout iic_scl,
inout iic_sda,
2016-11-16 21:27:05 +00:00
inout [20:0] gpio_bd,
2016-09-22 15:17:42 +00:00
output fan_pwm,
input fan_tach,
input clk_0_p,
input clk_0_n,
input clk_1_p,
input clk_1_n,
output [53:0] gp_out,
input [53:0] gp_in,
2016-11-16 21:27:05 +00:00
input gt_ref_clk_0_p,
input gt_ref_clk_0_n,
input gt_ref_clk_1_p,
input gt_ref_clk_1_n,
2016-09-22 15:17:42 +00:00
output [ 1:0] gt_tx_p,
output [ 1:0] gt_tx_n,
input [ 1:0] gt_rx_p,
input [ 1:0] gt_rx_n,
output ad9517_csn,
output ad9517_clk,
output ad9517_mosi,
input ad9517_miso,
inout ad9517_pdn,
inout ad9517_ref_sel,
inout ad9517_ld,
inout ad9517_status,
input rx_clk_in_p,
input rx_clk_in_n,
input rx_frame_in_p,
input rx_frame_in_n,
input [ 5:0] rx_data_in_p,
input [ 5:0] rx_data_in_n,
output tx_clk_out_p,
output tx_clk_out_n,
output tx_frame_out_p,
output tx_frame_out_n,
output [ 5:0] tx_data_out_p,
output [ 5:0] tx_data_out_n,
output enable,
output txnrx,
2016-11-16 21:27:05 +00:00
input clkout_in,
2016-09-22 15:17:42 +00:00
inout tdd_sync,
inout gpio_rf0,
2017-08-24 19:16:18 +00:00
output gpio_rf1,
2017-03-06 21:19:55 +00:00
output gpio_rf2,
2017-08-24 19:16:18 +00:00
input gpio_rf3,
2017-03-06 21:19:55 +00:00
input gpio_rf4,
inout gpio_rf5,
2016-09-22 15:17:42 +00:00
inout gpio_clksel,
inout gpio_resetb,
inout gpio_sync,
inout gpio_en_agc,
inout [ 3:0] gpio_ctl,
inout [ 7:0] gpio_status,
output spi_csn,
output spi_clk,
output spi_mosi,
input spi_miso);
2015-09-18 15:45:15 +00:00
// internal signals
2015-10-30 14:50:33 +00:00
wire [ 1:0] spi_csn_s;
wire spi_clk_s;
wire spi_mosi_s;
wire spi_miso_s;
2017-03-06 21:19:55 +00:00
wire sys_cpu_clk;
2015-11-05 16:24:53 +00:00
wire clk_0;
wire clk_1;
2016-11-16 21:27:05 +00:00
wire gt_ref_clk_1;
wire gt_ref_clk_0;
2015-11-05 16:24:53 +00:00
wire [63:0] gp_out_s;
wire [63:0] gp_in_s;
2015-09-18 15:45:15 +00:00
wire [63:0] gpio_i;
wire [63:0] gpio_o;
wire [63:0] gpio_t;
wire tdd_sync_i;
wire tdd_sync_o;
wire tdd_sync_t;
// assignments
2016-02-19 21:40:54 +00:00
assign fan_pwm = 1'b1;
2015-09-18 15:45:15 +00:00
assign hdmi_pd = 1'b0;
2015-10-30 14:50:33 +00:00
assign spi_csn = spi_csn_s[0];
assign spi_clk = spi_clk_s;
assign spi_mosi = spi_mosi_s;
assign ad9517_csn = spi_csn_s[1];
assign ad9517_clk = spi_clk_s;
assign ad9517_mosi = spi_mosi_s;
assign spi_miso_s = (~spi_csn_s[0] & spi_miso) | (~spi_csn_s[1] & ad9517_miso);
2015-09-18 15:45:15 +00:00
2016-11-17 15:24:50 +00:00
// loopback signals
2016-09-22 15:17:42 +00:00
assign gp_out[53:0] = gp_out_s[53:0];
assign gp_in_s[63:54] = gp_out_s[63:54];
assign gp_in_s[53:0] = gp_in[53:0];
2015-09-18 15:45:15 +00:00
// instantiations
2015-11-05 16:24:53 +00:00
IBUFDS i_ibufds_clk_0 (
.I (clk_0_p),
.IB (clk_0_n),
.O (clk_0));
IBUFDS i_ibufds_clk_1 (
.I (clk_1_p),
.IB (clk_1_n),
.O (clk_1));
2016-11-16 21:27:05 +00:00
IBUFDS_GTE2 i_ibufds_gt_ref_clk_0 (
.CEB (1'd0),
2016-11-16 21:27:05 +00:00
.I (gt_ref_clk_0_p),
.IB (gt_ref_clk_0_n),
.O (gt_ref_clk_0),
.ODIV2 ());
2016-11-16 21:27:05 +00:00
IBUFDS_GTE2 i_ibufds_gt_ref_clk_1 (
.CEB (1'd0),
2016-11-16 21:27:05 +00:00
.I (gt_ref_clk_1_p),
.IB (gt_ref_clk_1_n),
.O (gt_ref_clk_1),
.ODIV2 ());
2016-09-22 15:17:42 +00:00
ad_iobuf #(.DATA_WIDTH(1)) i_iobuf_tdd_sync (
.dio_t (tdd_sync_t),
.dio_i (tdd_sync_o),
.dio_o (tdd_sync_i),
.dio_p (tdd_sync));
2016-11-17 15:24:50 +00:00
// board gpio - 31-0
assign gpio_i[31:21] = gpio_o[31:21];
2016-11-17 15:24:50 +00:00
ad_iobuf #(.DATA_WIDTH(21)) i_iobuf_bd (
.dio_t (gpio_t[20:0]),
.dio_i (gpio_o[20:0]),
.dio_o (gpio_i[20:0]),
.dio_p (gpio_bd));
// unused gpio - 63-61
2016-11-17 15:24:50 +00:00
assign gpio_i[63:61] = gpio_o[63:61];
2016-11-17 15:24:50 +00:00
// rf & ad9517 gpio - 60:56
ad_iobuf #(.DATA_WIDTH(5)) i_iobuf (
.dio_t (gpio_t[60:56]),
.dio_i (gpio_o[60:56]),
.dio_o (gpio_i[60:56]),
2017-03-06 21:19:55 +00:00
.dio_p ({ ad9517_pdn, // 60:60
2015-10-30 14:50:33 +00:00
ad9517_ref_sel, // 59:59
ad9517_ld, // 58:58
ad9517_status, // 57:57
gpio_rf0})); // 56:56
// unused gpio - 55:53
assign gpio_i[55:53] = gpio_o[55:53];
// rf & clock-select gpio - 52:51
ad_iobuf #(.DATA_WIDTH(2)) i_iobuf_rf_1 (
.dio_t (gpio_t[52:51]),
.dio_i (gpio_o[52:51]),
.dio_o (gpio_i[52:51]),
.dio_p ({ gpio_rf5, // 52:52
gpio_clksel})); // 51:51
// unused gpio - 50:47
assign gpio_i[50:47] = gpio_o[50:47];
// ad9361 gpio - 46:32
ad_iobuf #(.DATA_WIDTH(15)) i_iobuf_ad9361 (
.dio_t (gpio_t[46:32]),
.dio_i (gpio_o[46:32]),
.dio_o (gpio_i[46:32]),
.dio_p ({ gpio_resetb, // 46:46
2015-09-18 15:45:15 +00:00
gpio_sync, // 45:45
gpio_en_agc, // 44:44
gpio_ctl, // 43:40
gpio_status})); // 39:32
2017-08-24 19:16:18 +00:00
// ad9361 input protection
ad_adl5904_rst i_adl5904_rst_a (
.sys_cpu_clk (sys_cpu_clk),
.rf_peak_det_n (gpio_rf4),
.rf_peak_rst (gpio_rf2));
ad_adl5904_rst i_adl5904_rst_b (
.sys_cpu_clk (sys_cpu_clk),
.rf_peak_det_n (gpio_rf3),
.rf_peak_rst (gpio_rf1));
2016-11-17 15:24:50 +00:00
// instantiations
2015-09-18 15:45:15 +00:00
system_wrapper i_system_wrapper (
2015-11-05 16:24:53 +00:00
.clk_0 (clk_0),
.clk_1 (clk_1),
2015-09-18 15:45:15 +00:00
.ddr_addr (ddr_addr),
.ddr_ba (ddr_ba),
.ddr_cas_n (ddr_cas_n),
.ddr_ck_n (ddr_ck_n),
.ddr_ck_p (ddr_ck_p),
.ddr_cke (ddr_cke),
.ddr_cs_n (ddr_cs_n),
.ddr_dm (ddr_dm),
.ddr_dq (ddr_dq),
.ddr_dqs_n (ddr_dqs_n),
.ddr_dqs_p (ddr_dqs_p),
.ddr_odt (ddr_odt),
.ddr_ras_n (ddr_ras_n),
.ddr_reset_n (ddr_reset_n),
.ddr_we_n (ddr_we_n),
.enable (enable),
.eth1_intn (1'b1),
.eth1_mdio_mdc (eth1_mdc),
.eth1_mdio_mdio_io (eth1_mdio),
.eth1_rgmii_rd (eth1_rgmii_rxdata),
.eth1_rgmii_rx_ctl (eth1_rgmii_rxctl),
.eth1_rgmii_rxc (eth1_rgmii_rxclk),
.eth1_rgmii_td (eth1_rgmii_txdata),
.eth1_rgmii_tx_ctl (eth1_rgmii_txctl),
.eth1_rgmii_txc (eth1_rgmii_txclk),
.fixed_io_ddr_vrn (fixed_io_ddr_vrn),
.fixed_io_ddr_vrp (fixed_io_ddr_vrp),
.fixed_io_mio (fixed_io_mio),
.fixed_io_ps_clk (fixed_io_ps_clk),
.fixed_io_ps_porb (fixed_io_ps_porb),
.fixed_io_ps_srstb (fixed_io_ps_srstb),
2015-11-05 16:24:53 +00:00
.gp_in_0 (gp_in_s[31:0]),
.gp_in_1 (gp_in_s[63:32]),
.gp_out_0 (gp_out_s[31:0]),
.gp_out_1 (gp_out_s[63:32]),
2015-09-18 15:45:15 +00:00
.gpio_i (gpio_i),
.gpio_o (gpio_o),
.gpio_t (gpio_t),
.gps_pps (1'b0),
2016-11-16 21:27:05 +00:00
.gt_ref_clk_0 (gt_ref_clk_0),
.gt_ref_clk_1 (gt_ref_clk_1),
2016-09-22 15:17:42 +00:00
.gt_rx_n (gt_rx_n),
.gt_rx_p (gt_rx_p),
.gt_tx_n (gt_tx_n),
.gt_tx_p (gt_tx_p),
2015-09-18 15:45:15 +00:00
.hdmi_data (hdmi_data),
.hdmi_data_e (hdmi_data_e),
.hdmi_hsync (hdmi_hsync),
.hdmi_out_clk (hdmi_out_clk),
.hdmi_vsync (hdmi_vsync),
.i2s_bclk (i2s_bclk),
.i2s_lrclk (i2s_lrclk),
.i2s_mclk (i2s_mclk),
.i2s_sdata_in (i2s_sdata_in),
.i2s_sdata_out (i2s_sdata_out),
.iic_main_scl_io (iic_scl),
.iic_main_sda_io (iic_sda),
.otg_vbusoc (1'b0),
.rx_clk_in_n (rx_clk_in_n),
.rx_clk_in_p (rx_clk_in_p),
.rx_data_in_n (rx_data_in_n),
.rx_data_in_p (rx_data_in_p),
.rx_frame_in_n (rx_frame_in_n),
.rx_frame_in_p (rx_frame_in_p),
.spdif (spdif),
.spi0_clk_i (1'b0),
2015-10-30 14:50:33 +00:00
.spi0_clk_o (spi_clk_s),
.spi0_csn_0_o (spi_csn_s[0]),
.spi0_csn_1_o (spi_csn_s[1]),
2015-09-18 15:45:15 +00:00
.spi0_csn_2_o (),
.spi0_csn_i (1'b1),
2015-10-30 14:50:33 +00:00
.spi0_sdi_i (spi_miso_s),
2015-09-18 15:45:15 +00:00
.spi0_sdo_i (1'b0),
2015-10-30 14:50:33 +00:00
.spi0_sdo_o (spi_mosi_s),
2015-09-18 15:45:15 +00:00
.spi1_clk_i (1'b0),
.spi1_clk_o (),
.spi1_csn_0_o (),
.spi1_csn_1_o (),
.spi1_csn_2_o (),
.spi1_csn_i (1'b1),
.spi1_sdi_i (1'b0),
.spi1_sdo_i (1'b0),
.spi1_sdo_o (),
2017-03-06 21:19:55 +00:00
.sys_cpu_clk_out (sys_cpu_clk),
2015-09-18 15:45:15 +00:00
.tdd_sync_i (tdd_sync_i),
.tdd_sync_o (tdd_sync_o),
.tdd_sync_t (tdd_sync_t),
.tx_clk_out_n (tx_clk_out_n),
.tx_clk_out_p (tx_clk_out_p),
.tx_data_out_n (tx_data_out_n),
.tx_data_out_p (tx_data_out_p),
.tx_frame_out_n (tx_frame_out_n),
.tx_frame_out_p (tx_frame_out_p),
.txnrx (txnrx),
.up_enable (gpio_o[47]),
.up_txnrx (gpio_o[48]));
endmodule
// ***************************************************************************
// ***************************************************************************