2015-01-08 15:01:22 +00:00
|
|
|
// ***************************************************************************
|
|
|
|
// ***************************************************************************
|
2017-05-17 08:44:52 +00:00
|
|
|
// Copyright 2014 - 2017 (c) Analog Devices, Inc. All rights reserved.
|
2015-01-08 15:01:22 +00:00
|
|
|
//
|
2017-05-17 08:44:52 +00:00
|
|
|
// Each core or library found in this collection may have its own licensing terms.
|
|
|
|
// The user should keep this in in mind while exploring these cores.
|
2015-01-08 15:01:22 +00:00
|
|
|
//
|
2017-05-17 08:44:52 +00:00
|
|
|
// Redistribution and use in source and binary forms,
|
|
|
|
// with or without modification of this file, are permitted under the terms of either
|
|
|
|
// (at the option of the user):
|
2015-01-08 15:01:22 +00:00
|
|
|
//
|
2017-05-17 08:44:52 +00:00
|
|
|
// 1. The GNU General Public License version 2 as published by the
|
|
|
|
// Free Software Foundation, which can be found in the top level directory, or at:
|
|
|
|
// https://www.gnu.org/licenses/old-licenses/gpl-2.0.en.html
|
|
|
|
//
|
|
|
|
// OR
|
|
|
|
//
|
|
|
|
// 2. An ADI specific BSD license as noted in the top level directory, or on-line at:
|
|
|
|
// https://github.com/analogdevicesinc/hdl/blob/dev/LICENSE
|
2015-01-08 15:01:22 +00:00
|
|
|
//
|
|
|
|
// ***************************************************************************
|
|
|
|
// ***************************************************************************
|
|
|
|
|
|
|
|
`timescale 1ns/100ps
|
|
|
|
|
|
|
|
module system_top (
|
|
|
|
|
2017-04-13 08:45:54 +00:00
|
|
|
inout [14:0] ddr_addr,
|
|
|
|
inout [ 2:0] ddr_ba,
|
|
|
|
inout ddr_cas_n,
|
|
|
|
inout ddr_ck_n,
|
|
|
|
inout ddr_ck_p,
|
|
|
|
inout ddr_cke,
|
|
|
|
inout ddr_cs_n,
|
|
|
|
inout [ 3:0] ddr_dm,
|
|
|
|
inout [31:0] ddr_dq,
|
|
|
|
inout [ 3:0] ddr_dqs_n,
|
|
|
|
inout [ 3:0] ddr_dqs_p,
|
|
|
|
inout ddr_odt,
|
|
|
|
inout ddr_ras_n,
|
|
|
|
inout ddr_reset_n,
|
|
|
|
inout ddr_we_n,
|
|
|
|
|
|
|
|
inout fixed_io_ddr_vrn,
|
|
|
|
inout fixed_io_ddr_vrp,
|
|
|
|
inout [53:0] fixed_io_mio,
|
|
|
|
inout fixed_io_ps_clk,
|
|
|
|
inout fixed_io_ps_porb,
|
|
|
|
inout fixed_io_ps_srstb,
|
|
|
|
|
|
|
|
inout [14:0] gpio_bd,
|
|
|
|
|
|
|
|
inout iic_scl,
|
|
|
|
inout iic_sda,
|
|
|
|
|
|
|
|
input hdmi_rx_clk,
|
|
|
|
input [15:0] hdmi_rx_data,
|
|
|
|
inout hdmi_rx_int,
|
|
|
|
input hdmi_rx_spdif,
|
|
|
|
|
|
|
|
output hdmi_tx_clk,
|
|
|
|
output [15:0] hdmi_tx_data,
|
|
|
|
output hdmi_tx_spdif,
|
|
|
|
|
|
|
|
inout hdmi_iic_scl,
|
|
|
|
inout hdmi_iic_sda,
|
|
|
|
inout hdmi_iic_rstn);
|
2015-01-08 15:01:22 +00:00
|
|
|
|
|
|
|
// internal signals
|
|
|
|
|
2015-03-23 10:45:34 +00:00
|
|
|
wire [63:0] gpio_i;
|
|
|
|
wire [63:0] gpio_o;
|
|
|
|
wire [63:0] gpio_t;
|
2015-01-08 15:01:22 +00:00
|
|
|
|
2016-10-10 14:33:42 +00:00
|
|
|
assign gpio_i[63:34] = gpio_o[63:34];
|
|
|
|
assign gpio_i[31:15] = gpio_o[31:15];
|
|
|
|
|
2015-01-08 15:01:22 +00:00
|
|
|
// instantiations
|
|
|
|
|
2016-06-01 17:55:10 +00:00
|
|
|
ad_iobuf #(.DATA_WIDTH(2)) i_gpio (
|
|
|
|
.dio_t (gpio_t[33:32]),
|
|
|
|
.dio_i (gpio_o[33:32]),
|
|
|
|
.dio_o (gpio_i[33:32]),
|
|
|
|
.dio_p ({hdmi_iic_rstn, hdmi_rx_int}));
|
2015-03-24 19:08:34 +00:00
|
|
|
|
|
|
|
ad_iobuf #(.DATA_WIDTH(15)) i_gpio_bd (
|
2015-05-21 18:05:46 +00:00
|
|
|
.dio_t (gpio_t[14:0]),
|
|
|
|
.dio_i (gpio_o[14:0]),
|
|
|
|
.dio_o (gpio_i[14:0]),
|
|
|
|
.dio_p (gpio_bd));
|
2015-03-23 10:45:34 +00:00
|
|
|
|
2015-01-08 15:01:22 +00:00
|
|
|
system_wrapper i_system_wrapper (
|
2015-04-23 11:35:54 +00:00
|
|
|
.ddr_addr (ddr_addr),
|
|
|
|
.ddr_ba (ddr_ba),
|
|
|
|
.ddr_cas_n (ddr_cas_n),
|
|
|
|
.ddr_ck_n (ddr_ck_n),
|
|
|
|
.ddr_ck_p (ddr_ck_p),
|
|
|
|
.ddr_cke (ddr_cke),
|
|
|
|
.ddr_cs_n (ddr_cs_n),
|
|
|
|
.ddr_dm (ddr_dm),
|
|
|
|
.ddr_dq (ddr_dq),
|
|
|
|
.ddr_dqs_n (ddr_dqs_n),
|
|
|
|
.ddr_dqs_p (ddr_dqs_p),
|
|
|
|
.ddr_odt (ddr_odt),
|
|
|
|
.ddr_ras_n (ddr_ras_n),
|
|
|
|
.ddr_reset_n (ddr_reset_n),
|
|
|
|
.ddr_we_n (ddr_we_n),
|
|
|
|
.fixed_io_ddr_vrn (fixed_io_ddr_vrn),
|
|
|
|
.fixed_io_ddr_vrp (fixed_io_ddr_vrp),
|
|
|
|
.fixed_io_mio (fixed_io_mio),
|
|
|
|
.fixed_io_ps_clk (fixed_io_ps_clk),
|
|
|
|
.fixed_io_ps_porb (fixed_io_ps_porb),
|
|
|
|
.fixed_io_ps_srstb (fixed_io_ps_srstb),
|
2015-03-23 10:45:34 +00:00
|
|
|
.gpio_i (gpio_i),
|
|
|
|
.gpio_o (gpio_o),
|
|
|
|
.gpio_t (gpio_t),
|
2015-03-24 19:08:34 +00:00
|
|
|
.hdmi_rx_clk (hdmi_rx_clk),
|
|
|
|
.hdmi_rx_data (hdmi_rx_data),
|
2016-06-01 17:55:10 +00:00
|
|
|
.hdmi_tx_clk (hdmi_tx_clk),
|
|
|
|
.hdmi_tx_data (hdmi_tx_data),
|
2015-03-24 19:08:34 +00:00
|
|
|
.iic_imageon_scl_io (hdmi_iic_scl),
|
|
|
|
.iic_imageon_sda_io (hdmi_iic_sda),
|
2015-01-08 15:01:22 +00:00
|
|
|
.iic_main_scl_io (iic_scl),
|
|
|
|
.iic_main_sda_io (iic_sda),
|
2015-03-23 10:45:34 +00:00
|
|
|
.ps_intr_00 (1'b0),
|
|
|
|
.ps_intr_01 (1'b0),
|
|
|
|
.ps_intr_02 (1'b0),
|
|
|
|
.ps_intr_03 (1'b0),
|
|
|
|
.ps_intr_04 (1'b0),
|
|
|
|
.ps_intr_05 (1'b0),
|
|
|
|
.ps_intr_06 (1'b0),
|
|
|
|
.ps_intr_07 (1'b0),
|
|
|
|
.ps_intr_08 (1'b0),
|
|
|
|
.ps_intr_09 (1'b0),
|
|
|
|
.ps_intr_10 (1'b0),
|
2015-03-24 19:08:34 +00:00
|
|
|
.ps_intr_13 (1'b0),
|
2015-07-03 14:48:29 +00:00
|
|
|
.spdif_rx (hdmi_rx_spdif),
|
2016-06-01 17:55:10 +00:00
|
|
|
.spdif_tx (hdmi_tx_spdif),
|
2015-03-24 19:08:34 +00:00
|
|
|
.spi0_clk_i (1'b0),
|
|
|
|
.spi0_clk_o (),
|
|
|
|
.spi0_csn_0_o (),
|
|
|
|
.spi0_csn_1_o (),
|
|
|
|
.spi0_csn_2_o (),
|
2016-06-01 17:55:10 +00:00
|
|
|
.spi0_csn_i (1'b1),
|
2015-03-24 19:08:34 +00:00
|
|
|
.spi0_sdi_i (1'b0),
|
|
|
|
.spi0_sdo_i (1'b0),
|
|
|
|
.spi0_sdo_o (),
|
|
|
|
.spi1_clk_i (1'b0),
|
|
|
|
.spi1_clk_o (),
|
|
|
|
.spi1_csn_0_o (),
|
|
|
|
.spi1_csn_1_o (),
|
|
|
|
.spi1_csn_2_o (),
|
2016-06-01 17:55:10 +00:00
|
|
|
.spi1_csn_i (1'b1),
|
2015-03-24 19:08:34 +00:00
|
|
|
.spi1_sdi_i (1'b0),
|
|
|
|
.spi1_sdo_i (1'b0),
|
|
|
|
.spi1_sdo_o ());
|
2015-01-08 15:01:22 +00:00
|
|
|
|
|
|
|
endmodule
|
|
|
|
|
|
|
|
// ***************************************************************************
|
|
|
|
// ***************************************************************************
|