2023-08-18 07:55:04 +00:00
|
|
|
// ***************************************************************************
|
|
|
|
// ***************************************************************************
|
|
|
|
// Copyright (C) 2017, 2018, 2021, 2022 Analog Devices, Inc. All rights reserved.
|
|
|
|
// SPDX short identifier: ADIJESD204
|
|
|
|
// ***************************************************************************
|
|
|
|
// ***************************************************************************
|
2017-05-17 17:28:50 +00:00
|
|
|
|
2018-08-27 07:14:54 +00:00
|
|
|
`timescale 1ns/100ps
|
|
|
|
|
2017-05-17 17:28:50 +00:00
|
|
|
module rx_lane_tb;
|
|
|
|
parameter VCD_FILE = "rx_lane_tb.vcd";
|
|
|
|
|
|
|
|
`include "tb_base.v"
|
|
|
|
|
|
|
|
reg [31:0] data = {4{{3'd5,5'd28}}};
|
|
|
|
reg [3:0] disperr = 4'b0000;
|
2018-05-07 12:33:00 +00:00
|
|
|
reg [3:0] notintable = 4'b0000;
|
2017-05-17 17:28:50 +00:00
|
|
|
reg [3:0] charisk = 4'b1111;
|
|
|
|
|
2018-05-07 12:33:00 +00:00
|
|
|
wire ilas_config_valid;
|
|
|
|
wire [1:0] ilas_config_addr;
|
|
|
|
wire [4*8-1:0] ilas_config_data;
|
|
|
|
wire [31:0] status_err_statistics_cnt;
|
|
|
|
|
|
|
|
wire [4*8-1:0] rx_data;
|
|
|
|
|
|
|
|
wire [1:0] status_cgs_state;
|
|
|
|
wire status_ifs_ready;
|
2020-12-07 12:16:30 +00:00
|
|
|
wire [2:0] status_frame_align;
|
2018-05-07 12:33:00 +00:00
|
|
|
|
2017-05-17 17:28:50 +00:00
|
|
|
integer counter = 'h00;
|
|
|
|
wire [31:0] counter2 = (counter - 'h20) * 4;
|
|
|
|
|
2018-05-07 12:33:00 +00:00
|
|
|
always @(posedge clk) begin
|
|
|
|
if ($urandom % 400 == 0)
|
2017-05-17 17:28:50 +00:00
|
|
|
disperr <= 4'b1111;
|
2018-05-07 12:33:00 +00:00
|
|
|
else if ($urandom % 400 == 1)
|
|
|
|
disperr <= 4'b0001;
|
|
|
|
else if ($urandom % 400 == 2)
|
|
|
|
disperr <= 4'b0011;
|
|
|
|
else if ($urandom % 400 == 3)
|
|
|
|
disperr <= 4'b0111;
|
2017-05-17 17:28:50 +00:00
|
|
|
else
|
|
|
|
disperr <= 4'b0000;
|
2018-05-07 12:33:00 +00:00
|
|
|
end
|
|
|
|
|
|
|
|
always @(posedge clk) begin
|
|
|
|
if ($random % 500 == 0)
|
|
|
|
notintable <= 4'b1111;
|
|
|
|
else
|
|
|
|
notintable <= 4'b0000;
|
|
|
|
end
|
2017-05-17 17:28:50 +00:00
|
|
|
|
|
|
|
always @(posedge clk) begin
|
|
|
|
counter <= counter + 1;
|
|
|
|
if (counter == 'h20) begin
|
|
|
|
charisk <= 'h0001;
|
|
|
|
data[31:8] <= {{24'h020100}};
|
|
|
|
end else if (counter == 'h21) begin
|
|
|
|
charisk <= 'h0000;
|
|
|
|
data[31:0] <= {{32'h06050403}};
|
|
|
|
end else if (counter > 'h21) begin
|
|
|
|
data <= (counter2 + 'h2) << 24 |
|
|
|
|
(counter2 + 'h1) << 16 |
|
|
|
|
(counter2 + 'h0) << 8 |
|
|
|
|
(counter2 - 'h1);
|
|
|
|
charisk <= 4'b0000;
|
|
|
|
end
|
|
|
|
end
|
|
|
|
|
|
|
|
reg buffer_release_n = 1'b0;
|
|
|
|
wire buffer_ready_n;
|
|
|
|
|
|
|
|
always @(posedge clk) begin
|
|
|
|
buffer_release_n <= buffer_ready_n;
|
|
|
|
end
|
|
|
|
|
|
|
|
jesd204_rx_lane i_rx_lane (
|
|
|
|
.clk(clk),
|
2018-05-07 12:33:00 +00:00
|
|
|
.reset(1'b0),
|
2017-05-17 17:28:50 +00:00
|
|
|
|
2020-12-07 12:16:30 +00:00
|
|
|
.device_clk(clk),
|
|
|
|
.device_reset(1'b0),
|
|
|
|
|
2017-05-17 17:28:50 +00:00
|
|
|
.phy_data(data),
|
|
|
|
.phy_charisk(charisk),
|
|
|
|
.phy_disperr(disperr),
|
2018-05-07 12:33:00 +00:00
|
|
|
.phy_notintable(notintable),
|
2017-05-17 17:28:50 +00:00
|
|
|
|
|
|
|
.cgs_reset(reset),
|
2018-05-07 12:33:00 +00:00
|
|
|
.cgs_ready(),
|
|
|
|
|
|
|
|
.ifs_reset(1'b0),
|
|
|
|
|
|
|
|
.rx_data(rx_data),
|
2017-05-17 17:28:50 +00:00
|
|
|
|
|
|
|
.buffer_release_n(buffer_release_n),
|
|
|
|
.buffer_ready_n(buffer_ready_n),
|
|
|
|
|
2020-12-07 12:16:30 +00:00
|
|
|
.cfg_octets_per_multiframe(10'd31),
|
|
|
|
.cfg_octets_per_frame(8'd3),
|
|
|
|
.cfg_disable_char_replacement(1'b0),
|
2018-05-07 12:33:00 +00:00
|
|
|
.cfg_disable_scrambler(1'b0),
|
2020-12-07 12:16:30 +00:00
|
|
|
|
2018-05-07 12:33:00 +00:00
|
|
|
.ilas_config_valid(ilas_config_valid),
|
|
|
|
.ilas_config_addr(ilas_config_addr),
|
|
|
|
.ilas_config_data(ilas_config_data),
|
|
|
|
|
2020-12-07 12:16:30 +00:00
|
|
|
.err_statistics_reset(1'b0),
|
2018-05-07 12:33:00 +00:00
|
|
|
.ctrl_err_statistics_mask(3'h7),
|
|
|
|
.status_err_statistics_cnt(status_err_statistics_cnt),
|
|
|
|
|
|
|
|
.status_cgs_state(status_cgs_state),
|
|
|
|
.status_ifs_ready(status_ifs_ready),
|
2020-12-07 12:16:30 +00:00
|
|
|
.status_frame_align(status_frame_align),
|
2022-04-08 10:21:52 +00:00
|
|
|
.status_frame_align_err_cnt());
|
2017-05-17 17:28:50 +00:00
|
|
|
|
|
|
|
endmodule
|