2015-06-26 09:04:19 +00:00
|
|
|
// ***************************************************************************
|
|
|
|
// ***************************************************************************
|
2017-05-17 08:44:52 +00:00
|
|
|
// Copyright 2014 - 2017 (c) Analog Devices, Inc. All rights reserved.
|
|
|
|
//
|
2017-05-31 15:15:24 +00:00
|
|
|
// In this HDL repository, there are many different and unique modules, consisting
|
|
|
|
// of various HDL (Verilog or VHDL) components. The individual modules are
|
|
|
|
// developed independently, and may be accompanied by separate and unique license
|
|
|
|
// terms.
|
|
|
|
//
|
|
|
|
// The user should read each of these license terms, and understand the
|
|
|
|
// freedoms and responsabilities that he or she has by using this source/core.
|
|
|
|
//
|
|
|
|
// This core is distributed in the hope that it will be useful, but WITHOUT ANY
|
2017-05-29 06:55:41 +00:00
|
|
|
// WARRANTY; without even the implied warranty of MERCHANTABILITY or FITNESS FOR
|
|
|
|
// A PARTICULAR PURPOSE.
|
2017-05-17 08:44:52 +00:00
|
|
|
//
|
2017-05-29 06:55:41 +00:00
|
|
|
// Redistribution and use of source or resulting binaries, with or without modification
|
|
|
|
// of this file, are permitted under one of the following two license terms:
|
2017-05-17 08:44:52 +00:00
|
|
|
//
|
|
|
|
// 1. The GNU General Public License version 2 as published by the
|
2017-05-31 15:15:24 +00:00
|
|
|
// Free Software Foundation, which can be found in the top level directory
|
|
|
|
// of this repository (LICENSE_GPL2), and also online at:
|
|
|
|
// <https://www.gnu.org/licenses/old-licenses/gpl-2.0.html>
|
2017-05-17 08:44:52 +00:00
|
|
|
//
|
|
|
|
// OR
|
|
|
|
//
|
2017-05-31 15:15:24 +00:00
|
|
|
// 2. An ADI specific BSD license, which can be found in the top level directory
|
|
|
|
// of this repository (LICENSE_ADIBSD), and also on-line at:
|
2017-05-29 06:55:41 +00:00
|
|
|
// https://github.com/analogdevicesinc/hdl/blob/master/LICENSE_ADIBSD
|
|
|
|
// This will allow to generate bit files and not release the source code,
|
|
|
|
// as long as it attaches to an ADI device.
|
2015-06-26 09:04:19 +00:00
|
|
|
//
|
|
|
|
// ***************************************************************************
|
|
|
|
// ***************************************************************************
|
|
|
|
|
|
|
|
`timescale 1ns/100ps
|
|
|
|
|
2017-07-25 11:12:53 +00:00
|
|
|
module axi_ad9250_if (
|
2016-11-04 19:30:39 +00:00
|
|
|
|
2015-06-26 09:04:19 +00:00
|
|
|
// jesd interface
|
|
|
|
// rx_clk is (line-rate/40)
|
|
|
|
|
2017-04-13 08:45:54 +00:00
|
|
|
input rx_clk,
|
|
|
|
input [ 3:0] rx_sof,
|
|
|
|
input [63:0] rx_data,
|
2015-06-26 09:04:19 +00:00
|
|
|
|
|
|
|
// adc data output
|
|
|
|
|
2017-04-13 08:45:54 +00:00
|
|
|
output adc_clk,
|
|
|
|
input adc_rst,
|
|
|
|
output [27:0] adc_data_a,
|
|
|
|
output [27:0] adc_data_b,
|
|
|
|
output adc_or_a,
|
|
|
|
output adc_or_b,
|
|
|
|
output reg adc_status);
|
2015-06-26 09:04:19 +00:00
|
|
|
|
|
|
|
|
2017-04-13 08:45:54 +00:00
|
|
|
// internal registers
|
2015-06-26 09:04:19 +00:00
|
|
|
|
|
|
|
// internal signals
|
|
|
|
|
|
|
|
wire [15:0] adc_data_a_s1_s;
|
|
|
|
wire [15:0] adc_data_a_s0_s;
|
|
|
|
wire [15:0] adc_data_b_s1_s;
|
|
|
|
wire [15:0] adc_data_b_s0_s;
|
2016-11-08 20:17:54 +00:00
|
|
|
wire [63:0] rx_data_s;
|
2015-06-26 09:04:19 +00:00
|
|
|
|
|
|
|
// adc clock is the reference clock
|
|
|
|
|
|
|
|
assign adc_clk = rx_clk;
|
|
|
|
assign adc_or_a = 1'b0;
|
|
|
|
assign adc_or_b = 1'b0;
|
|
|
|
|
|
|
|
// adc channels
|
|
|
|
|
|
|
|
assign adc_data_a = {adc_data_a_s1_s[13:0], adc_data_a_s0_s[13:0]};
|
|
|
|
assign adc_data_b = {adc_data_b_s1_s[13:0], adc_data_b_s0_s[13:0]};
|
|
|
|
|
|
|
|
// data multiplex
|
|
|
|
|
2016-11-04 19:30:39 +00:00
|
|
|
assign adc_data_a_s1_s = {rx_data_s[25:24], rx_data_s[23:16], rx_data_s[31:26]};
|
|
|
|
assign adc_data_a_s0_s = {rx_data_s[ 9: 8], rx_data_s[ 7: 0], rx_data_s[15:10]};
|
|
|
|
assign adc_data_b_s1_s = {rx_data_s[57:56], rx_data_s[55:48], rx_data_s[63:58]};
|
|
|
|
assign adc_data_b_s0_s = {rx_data_s[41:40], rx_data_s[39:32], rx_data_s[47:42]};
|
2015-06-26 09:04:19 +00:00
|
|
|
|
|
|
|
// status
|
|
|
|
|
|
|
|
always @(posedge rx_clk) begin
|
|
|
|
if (adc_rst == 1'b1) begin
|
|
|
|
adc_status <= 1'b0;
|
|
|
|
end else begin
|
|
|
|
adc_status <= 1'b1;
|
|
|
|
end
|
|
|
|
end
|
|
|
|
|
2016-11-04 19:30:39 +00:00
|
|
|
// frame-alignment
|
|
|
|
|
|
|
|
genvar n;
|
|
|
|
|
|
|
|
generate
|
2016-11-08 20:17:54 +00:00
|
|
|
for (n = 0; n < 2; n = n + 1) begin: g_xcvr_if
|
2017-07-25 11:12:53 +00:00
|
|
|
ad_xcvr_rx_if i_xcvr_if (
|
2016-11-04 19:30:39 +00:00
|
|
|
.rx_clk (rx_clk),
|
|
|
|
.rx_ip_sof (rx_sof),
|
|
|
|
.rx_ip_data (rx_data[((n*32)+31):(n*32)]),
|
|
|
|
.rx_sof (),
|
|
|
|
.rx_data (rx_data_s[((n*32)+31):(n*32)]));
|
|
|
|
end
|
|
|
|
endgenerate
|
|
|
|
|
2015-06-26 09:04:19 +00:00
|
|
|
endmodule
|
|
|
|
|
|
|
|
// ***************************************************************************
|
|
|
|
// ***************************************************************************
|
|
|
|
|