2016-06-07 16:24:08 +00:00
|
|
|
|
2016-09-12 18:51:37 +00:00
|
|
|
# ad9144-xcvr
|
|
|
|
|
2017-08-17 11:15:40 +00:00
|
|
|
add_instance ad9144_jesd204 adi_jesd204
|
|
|
|
set_instance_parameter_value ad9144_jesd204 {ID} {0}
|
|
|
|
set_instance_parameter_value ad9144_jesd204 {TX_OR_RX_N} {1}
|
|
|
|
set_instance_parameter_value ad9144_jesd204 {LANE_RATE} {10000}
|
|
|
|
set_instance_parameter_value ad9144_jesd204 {REFCLK_FREQUENCY} {333.333333}
|
|
|
|
set_instance_parameter_value ad9144_jesd204 {LANE_MAP} {0 3 1 2}
|
|
|
|
set_instance_parameter_value ad9144_jesd204 {SOFT_PCS} {true}
|
|
|
|
|
|
|
|
add_connection sys_clk.clk ad9144_jesd204.sys_clk
|
|
|
|
add_connection sys_clk.clk_reset ad9144_jesd204.sys_resetn
|
2016-06-07 16:24:08 +00:00
|
|
|
add_interface tx_ref_clk clock sink
|
2017-08-17 11:15:40 +00:00
|
|
|
set_interface_property tx_ref_clk EXPORT_OF ad9144_jesd204.ref_clk
|
|
|
|
add_interface tx_serial_data conduit end
|
|
|
|
set_interface_property tx_serial_data EXPORT_OF ad9144_jesd204.serial_data
|
2016-06-07 16:24:08 +00:00
|
|
|
add_interface tx_sysref conduit end
|
2017-08-17 11:15:40 +00:00
|
|
|
set_interface_property tx_sysref EXPORT_OF ad9144_jesd204.sysref
|
2016-06-07 16:24:08 +00:00
|
|
|
add_interface tx_sync conduit end
|
2017-08-17 11:15:40 +00:00
|
|
|
set_interface_property tx_sync EXPORT_OF ad9144_jesd204.sync
|
2016-09-12 18:51:37 +00:00
|
|
|
|
|
|
|
# ad9144-core
|
2016-06-07 16:24:08 +00:00
|
|
|
|
2017-05-12 17:40:14 +00:00
|
|
|
add_instance axi_ad9144_core axi_ad9144
|
2016-06-07 16:24:08 +00:00
|
|
|
set_instance_parameter_value axi_ad9144_core {QUAD_OR_DUAL_N} {0}
|
|
|
|
|
2017-08-17 11:15:40 +00:00
|
|
|
add_connection ad9144_jesd204.link_clk axi_ad9144_core.if_tx_clk
|
|
|
|
add_connection axi_ad9144_core.if_tx_data ad9144_jesd204.link_data
|
2016-06-07 16:24:08 +00:00
|
|
|
add_connection sys_clk.clk_reset axi_ad9144_core.s_axi_reset
|
|
|
|
add_connection sys_clk.clk axi_ad9144_core.s_axi_clock
|
|
|
|
|
|
|
|
# ad9144-unpack
|
|
|
|
|
2017-05-12 17:40:14 +00:00
|
|
|
add_instance util_ad9144_upack util_upack
|
2016-06-07 16:24:08 +00:00
|
|
|
set_instance_parameter_value util_ad9144_upack {CHANNEL_DATA_WIDTH} {64}
|
|
|
|
set_instance_parameter_value util_ad9144_upack {NUM_OF_CHANNELS} {2}
|
|
|
|
|
2017-08-17 11:15:40 +00:00
|
|
|
add_connection ad9144_jesd204.link_clk util_ad9144_upack.if_dac_clk
|
2016-06-07 16:24:08 +00:00
|
|
|
add_connection axi_ad9144_core.dac_ch_0 util_ad9144_upack.dac_ch_0
|
|
|
|
add_connection axi_ad9144_core.dac_ch_1 util_ad9144_upack.dac_ch_1
|
|
|
|
|
2017-10-11 09:52:15 +00:00
|
|
|
# dac fifo
|
|
|
|
|
|
|
|
add_interface tx_fifo_bypass conduit end
|
|
|
|
set_interface_property tx_fifo_bypass EXPORT_OF avl_ad9144_fifo.if_bypass
|
|
|
|
|
|
|
|
add_connection ad9144_jesd204.link_clk avl_ad9144_fifo.if_dac_clk
|
|
|
|
add_connection ad9144_jesd204.link_reset avl_ad9144_fifo.if_dac_rst
|
|
|
|
add_connection util_ad9144_upack.if_dac_valid avl_ad9144_fifo.if_dac_valid
|
|
|
|
add_connection avl_ad9144_fifo.if_dac_data util_ad9144_upack.if_dac_data
|
2017-12-09 10:52:05 +00:00
|
|
|
add_connection avl_ad9144_fifo.if_dac_dunf axi_ad9144_core.if_dac_dunf
|
2017-10-11 09:52:15 +00:00
|
|
|
|
2016-06-07 16:24:08 +00:00
|
|
|
# ad9144-dma
|
|
|
|
|
2017-05-12 17:40:14 +00:00
|
|
|
add_instance axi_ad9144_dma axi_dmac
|
2016-06-07 16:24:08 +00:00
|
|
|
set_instance_parameter_value axi_ad9144_dma {DMA_DATA_WIDTH_SRC} {128}
|
|
|
|
set_instance_parameter_value axi_ad9144_dma {DMA_DATA_WIDTH_DEST} {128}
|
|
|
|
set_instance_parameter_value axi_ad9144_dma {DMA_2D_TRANSFER} {0}
|
2017-10-11 09:52:15 +00:00
|
|
|
set_instance_parameter_value axi_ad9144_dma {DMA_LENGTH_WIDTH} {24}
|
|
|
|
set_instance_parameter_value axi_ad9144_dma {AXI_SLICE_DEST} {0}
|
|
|
|
set_instance_parameter_value axi_ad9144_dma {AXI_SLICE_SRC} {0}
|
|
|
|
set_instance_parameter_value axi_ad9144_dma {SYNC_TRANSFER_START} {0}
|
|
|
|
set_instance_parameter_value axi_ad9144_dma {CYCLIC} {1}
|
|
|
|
set_instance_parameter_value axi_ad9144_dma {DMA_TYPE_DEST} {1}
|
2016-06-07 16:24:08 +00:00
|
|
|
set_instance_parameter_value axi_ad9144_dma {DMA_TYPE_SRC} {0}
|
2017-10-11 09:52:15 +00:00
|
|
|
set_instance_parameter_value axi_ad9144_dma {FIFO_SIZE} {16}
|
2016-06-07 16:24:08 +00:00
|
|
|
|
2017-10-11 09:52:15 +00:00
|
|
|
add_connection sys_dma_clk.clk avl_ad9144_fifo.if_dma_clk
|
|
|
|
add_connection sys_dma_clk.clk_reset avl_ad9144_fifo.if_dma_rst
|
|
|
|
add_connection sys_dma_clk.clk axi_ad9144_dma.if_m_axis_aclk
|
|
|
|
add_connection axi_ad9144_dma.if_m_axis_valid avl_ad9144_fifo.if_dma_valid
|
|
|
|
add_connection axi_ad9144_dma.if_m_axis_data avl_ad9144_fifo.if_dma_data
|
|
|
|
add_connection axi_ad9144_dma.if_m_axis_last avl_ad9144_fifo.if_dma_xfer_last
|
|
|
|
add_connection axi_ad9144_dma.if_m_axis_xfer_req avl_ad9144_fifo.if_dma_xfer_req
|
|
|
|
add_connection avl_ad9144_fifo.if_dma_ready axi_ad9144_dma.if_m_axis_ready
|
2016-06-07 16:24:08 +00:00
|
|
|
add_connection sys_clk.clk_reset axi_ad9144_dma.s_axi_reset
|
|
|
|
add_connection sys_clk.clk axi_ad9144_dma.s_axi_clock
|
2017-07-17 15:11:26 +00:00
|
|
|
add_connection sys_dma_clk.clk_reset axi_ad9144_dma.m_src_axi_reset
|
|
|
|
add_connection sys_dma_clk.clk axi_ad9144_dma.m_src_axi_clock
|
2016-06-07 16:24:08 +00:00
|
|
|
|
2016-09-12 18:51:37 +00:00
|
|
|
# ad9680-xcvr
|
|
|
|
|
2017-08-17 11:15:40 +00:00
|
|
|
add_instance ad9680_jesd204 adi_jesd204
|
|
|
|
set_instance_parameter_value ad9680_jesd204 {ID} {1}
|
|
|
|
set_instance_parameter_value ad9680_jesd204 {TX_OR_RX_N} {0}
|
|
|
|
set_instance_parameter_value ad9680_jesd204 {LANE_RATE} {10000.0}
|
|
|
|
set_instance_parameter_value ad9680_jesd204 {REFCLK_FREQUENCY} {333.333333}
|
|
|
|
set_instance_parameter_value ad9680_jesd204 {NUM_OF_LANES} {4}
|
|
|
|
set_instance_parameter_value ad9680_jesd204 {SOFT_PCS} {true}
|
|
|
|
|
|
|
|
add_connection sys_clk.clk ad9680_jesd204.sys_clk
|
|
|
|
add_connection sys_clk.clk_reset ad9680_jesd204.sys_resetn
|
2016-09-12 18:51:37 +00:00
|
|
|
add_interface rx_ref_clk clock sink
|
2017-08-17 11:15:40 +00:00
|
|
|
set_interface_property rx_ref_clk EXPORT_OF ad9680_jesd204.ref_clk
|
|
|
|
add_interface rx_serial_data conduit end
|
|
|
|
set_interface_property rx_serial_data EXPORT_OF ad9680_jesd204.serial_data
|
2016-09-12 18:51:37 +00:00
|
|
|
add_interface rx_sysref conduit end
|
2017-08-17 11:15:40 +00:00
|
|
|
set_interface_property rx_sysref EXPORT_OF ad9680_jesd204.sysref
|
2016-09-12 18:51:37 +00:00
|
|
|
add_interface rx_sync conduit end
|
2017-08-17 11:15:40 +00:00
|
|
|
set_interface_property rx_sync EXPORT_OF ad9680_jesd204.sync
|
2016-09-12 18:51:37 +00:00
|
|
|
|
2016-06-07 16:24:08 +00:00
|
|
|
# ad9680
|
|
|
|
|
2017-05-12 17:40:14 +00:00
|
|
|
add_instance axi_ad9680_core axi_ad9680
|
2016-06-07 16:24:08 +00:00
|
|
|
|
2017-08-17 11:15:40 +00:00
|
|
|
add_connection ad9680_jesd204.link_clk axi_ad9680_core.if_rx_clk
|
|
|
|
add_connection ad9680_jesd204.link_sof axi_ad9680_core.if_rx_sof
|
|
|
|
add_connection ad9680_jesd204.link_data axi_ad9680_core.if_rx_data
|
2016-06-07 16:24:08 +00:00
|
|
|
add_connection sys_clk.clk_reset axi_ad9680_core.s_axi_reset
|
|
|
|
add_connection sys_clk.clk axi_ad9680_core.s_axi_clock
|
|
|
|
|
|
|
|
# ad9680-pack
|
|
|
|
|
2017-05-12 17:40:14 +00:00
|
|
|
add_instance util_ad9680_cpack util_cpack
|
2016-06-07 16:24:08 +00:00
|
|
|
set_instance_parameter_value util_ad9680_cpack {CHANNEL_DATA_WIDTH} {64}
|
|
|
|
set_instance_parameter_value util_ad9680_cpack {NUM_OF_CHANNELS} {2}
|
|
|
|
|
|
|
|
add_connection sys_clk.clk_reset util_ad9680_cpack.if_adc_rst
|
2017-08-17 11:15:40 +00:00
|
|
|
add_connection ad9680_jesd204.link_clk util_ad9680_cpack.if_adc_clk
|
2016-06-07 16:24:08 +00:00
|
|
|
add_connection axi_ad9680_core.adc_ch_0 util_ad9680_cpack.adc_ch_0
|
|
|
|
add_connection axi_ad9680_core.adc_ch_1 util_ad9680_cpack.adc_ch_1
|
|
|
|
|
|
|
|
# ad9680-fifo
|
|
|
|
|
2017-05-12 17:40:14 +00:00
|
|
|
add_instance ad9680_adcfifo util_adcfifo
|
2016-06-07 16:24:08 +00:00
|
|
|
set_instance_parameter_value ad9680_adcfifo {ADC_DATA_WIDTH} {128}
|
|
|
|
set_instance_parameter_value ad9680_adcfifo {DMA_DATA_WIDTH} {128}
|
|
|
|
set_instance_parameter_value ad9680_adcfifo {DMA_ADDRESS_WIDTH} {16}
|
|
|
|
|
|
|
|
add_connection sys_clk.clk_reset ad9680_adcfifo.if_adc_rst
|
2017-08-17 11:15:40 +00:00
|
|
|
add_connection ad9680_jesd204.link_clk ad9680_adcfifo.if_adc_clk
|
2016-06-07 16:24:08 +00:00
|
|
|
add_connection util_ad9680_cpack.if_adc_valid ad9680_adcfifo.if_adc_wr
|
|
|
|
add_connection util_ad9680_cpack.if_adc_data ad9680_adcfifo.if_adc_wdata
|
2017-07-17 15:11:26 +00:00
|
|
|
add_connection sys_dma_clk.clk ad9680_adcfifo.if_dma_clk
|
|
|
|
add_connection sys_dma_clk.clk_reset ad9680_adcfifo.if_adc_rst
|
2016-06-07 16:24:08 +00:00
|
|
|
|
|
|
|
# ad9680-dma
|
|
|
|
|
2017-05-12 17:40:14 +00:00
|
|
|
add_instance axi_ad9680_dma axi_dmac
|
2016-06-07 16:24:08 +00:00
|
|
|
set_instance_parameter_value axi_ad9680_dma {DMA_DATA_WIDTH_SRC} {128}
|
|
|
|
set_instance_parameter_value axi_ad9680_dma {DMA_DATA_WIDTH_DEST} {128}
|
|
|
|
set_instance_parameter_value axi_ad9680_dma {DMA_LENGTH_WIDTH} {24}
|
|
|
|
set_instance_parameter_value axi_ad9680_dma {DMA_2D_TRANSFER} {0}
|
2017-10-31 15:16:08 +00:00
|
|
|
set_instance_parameter_value axi_ad9680_dma {SYNC_TRANSFER_START} {0}
|
2016-06-07 16:24:08 +00:00
|
|
|
set_instance_parameter_value axi_ad9680_dma {CYCLIC} {0}
|
|
|
|
set_instance_parameter_value axi_ad9680_dma {DMA_TYPE_DEST} {0}
|
|
|
|
set_instance_parameter_value axi_ad9680_dma {DMA_TYPE_SRC} {1}
|
|
|
|
|
2017-07-17 15:11:26 +00:00
|
|
|
add_connection sys_dma_clk.clk axi_ad9680_dma.if_s_axis_aclk
|
2016-06-07 16:24:08 +00:00
|
|
|
add_connection ad9680_adcfifo.if_dma_wr axi_ad9680_dma.if_s_axis_valid
|
|
|
|
add_connection ad9680_adcfifo.if_dma_wdata axi_ad9680_dma.if_s_axis_data
|
|
|
|
add_connection ad9680_adcfifo.if_dma_wready axi_ad9680_dma.if_s_axis_ready
|
|
|
|
add_connection ad9680_adcfifo.if_dma_xfer_req axi_ad9680_dma.if_s_axis_xfer_req
|
|
|
|
add_connection ad9680_adcfifo.if_adc_wovf axi_ad9680_core.if_adc_dovf
|
|
|
|
add_connection sys_clk.clk_reset axi_ad9680_dma.s_axi_reset
|
|
|
|
add_connection sys_clk.clk axi_ad9680_dma.s_axi_clock
|
2017-07-17 15:11:26 +00:00
|
|
|
add_connection sys_dma_clk.clk_reset axi_ad9680_dma.m_dest_axi_reset
|
|
|
|
add_connection sys_dma_clk.clk axi_ad9680_dma.m_dest_axi_clock
|
2016-06-07 16:24:08 +00:00
|
|
|
|
2016-09-12 18:51:37 +00:00
|
|
|
# reconfig sharing
|
|
|
|
|
2017-08-17 11:15:40 +00:00
|
|
|
for {set i 0} {$i < 4} {incr i} {
|
|
|
|
add_instance avl_adxcfg_${i} avl_adxcfg
|
|
|
|
add_connection sys_clk.clk avl_adxcfg_${i}.rcfg_clk
|
|
|
|
add_connection sys_clk.clk_reset avl_adxcfg_${i}.rcfg_reset_n
|
|
|
|
add_connection avl_adxcfg_${i}.rcfg_m0 ad9144_jesd204.phy_reconfig_${i}
|
|
|
|
add_connection avl_adxcfg_${i}.rcfg_m1 ad9680_jesd204.phy_reconfig_${i}
|
|
|
|
}
|
2016-08-01 12:09:53 +00:00
|
|
|
|
2016-06-07 16:24:08 +00:00
|
|
|
# addresses
|
|
|
|
|
2017-08-17 11:15:40 +00:00
|
|
|
ad_cpu_interconnect 0x00020000 ad9144_jesd204.link_reconfig
|
|
|
|
ad_cpu_interconnect 0x00024000 ad9144_jesd204.link_management
|
|
|
|
ad_cpu_interconnect 0x00025000 ad9144_jesd204.link_pll_reconfig
|
|
|
|
ad_cpu_interconnect 0x00026000 ad9144_jesd204.lane_pll_reconfig
|
2017-07-18 11:21:06 +00:00
|
|
|
ad_cpu_interconnect 0x00028000 avl_adxcfg_0.rcfg_s0
|
|
|
|
ad_cpu_interconnect 0x00029000 avl_adxcfg_1.rcfg_s0
|
|
|
|
ad_cpu_interconnect 0x0002a000 avl_adxcfg_2.rcfg_s0
|
|
|
|
ad_cpu_interconnect 0x0002b000 avl_adxcfg_3.rcfg_s0
|
|
|
|
ad_cpu_interconnect 0x0002c000 axi_ad9144_dma.s_axi
|
|
|
|
ad_cpu_interconnect 0x00030000 axi_ad9144_core.s_axi
|
|
|
|
|
2017-08-17 11:15:40 +00:00
|
|
|
ad_cpu_interconnect 0x00040000 ad9680_jesd204.link_reconfig
|
|
|
|
ad_cpu_interconnect 0x00044000 ad9680_jesd204.link_management
|
|
|
|
ad_cpu_interconnect 0x00045000 ad9680_jesd204.link_pll_reconfig
|
2017-07-18 11:21:06 +00:00
|
|
|
ad_cpu_interconnect 0x00048000 avl_adxcfg_0.rcfg_s1
|
|
|
|
ad_cpu_interconnect 0x00049000 avl_adxcfg_1.rcfg_s1
|
|
|
|
ad_cpu_interconnect 0x0004a000 avl_adxcfg_2.rcfg_s1
|
|
|
|
ad_cpu_interconnect 0x0004b000 avl_adxcfg_3.rcfg_s1
|
|
|
|
ad_cpu_interconnect 0x0004c000 axi_ad9680_dma.s_axi
|
|
|
|
ad_cpu_interconnect 0x00050000 axi_ad9680_core.s_axi
|
2016-11-10 14:21:52 +00:00
|
|
|
|
|
|
|
# dma interconnects
|
|
|
|
|
|
|
|
ad_dma_interconnect axi_ad9144_dma.m_src_axi
|
|
|
|
ad_dma_interconnect axi_ad9680_dma.m_dest_axi
|
2016-06-07 16:24:08 +00:00
|
|
|
|
|
|
|
# interrupts
|
|
|
|
|
2017-08-17 11:15:40 +00:00
|
|
|
ad_cpu_interrupt 8 ad9680_jesd204.interrupt
|
|
|
|
ad_cpu_interrupt 9 ad9144_jesd204.interrupt
|
2016-11-10 14:21:52 +00:00
|
|
|
ad_cpu_interrupt 10 axi_ad9680_dma.interrupt_sender
|
|
|
|
ad_cpu_interrupt 11 axi_ad9144_dma.interrupt_sender
|