2015-06-26 09:04:19 +00:00
|
|
|
|
2017-05-22 09:26:18 +00:00
|
|
|
source $ad_hdl_dir/library/jesd204/scripts/jesd204.tcl
|
|
|
|
|
2016-10-05 09:08:11 +00:00
|
|
|
# dac peripherals
|
2015-06-26 09:04:19 +00:00
|
|
|
|
2017-04-21 12:07:41 +00:00
|
|
|
ad_ip_instance axi_adxcvr axi_ad9152_xcvr
|
|
|
|
ad_ip_parameter axi_ad9152_xcvr CONFIG.NUM_OF_LANES 4
|
|
|
|
ad_ip_parameter axi_ad9152_xcvr CONFIG.QPLL_ENABLE 1
|
|
|
|
ad_ip_parameter axi_ad9152_xcvr CONFIG.TX_OR_RX_N 1
|
|
|
|
|
2017-05-22 09:26:18 +00:00
|
|
|
adi_axi_jesd204_tx_create axi_ad9152_jesd 4
|
2017-04-21 12:07:41 +00:00
|
|
|
|
|
|
|
ad_ip_instance axi_ad9152 axi_ad9152_core
|
|
|
|
|
|
|
|
ad_ip_instance util_upack axi_ad9152_upack
|
|
|
|
ad_ip_parameter axi_ad9152_upack CONFIG.CHANNEL_DATA_WIDTH 64
|
|
|
|
ad_ip_parameter axi_ad9152_upack CONFIG.NUM_OF_CHANNELS 2
|
|
|
|
|
|
|
|
ad_ip_instance axi_dmac axi_ad9152_dma
|
|
|
|
ad_ip_parameter axi_ad9152_dma CONFIG.DMA_TYPE_SRC 0
|
|
|
|
ad_ip_parameter axi_ad9152_dma CONFIG.DMA_TYPE_DEST 1
|
|
|
|
ad_ip_parameter axi_ad9152_dma CONFIG.ID 1
|
|
|
|
ad_ip_parameter axi_ad9152_dma CONFIG.AXI_SLICE_SRC 0
|
|
|
|
ad_ip_parameter axi_ad9152_dma CONFIG.AXI_SLICE_DEST 0
|
|
|
|
ad_ip_parameter axi_ad9152_dma CONFIG.DMA_LENGTH_WIDTH 24
|
|
|
|
ad_ip_parameter axi_ad9152_dma CONFIG.DMA_2D_TRANSFER 0
|
|
|
|
ad_ip_parameter axi_ad9152_dma CONFIG.CYCLIC 0
|
|
|
|
ad_ip_parameter axi_ad9152_dma CONFIG.DMA_DATA_WIDTH_SRC 128
|
|
|
|
ad_ip_parameter axi_ad9152_dma CONFIG.DMA_DATA_WIDTH_DEST 128
|
2015-06-26 09:04:19 +00:00
|
|
|
|
|
|
|
# adc peripherals
|
|
|
|
|
2017-04-21 12:07:41 +00:00
|
|
|
ad_ip_instance axi_adxcvr axi_ad9680_xcvr
|
|
|
|
ad_ip_parameter axi_ad9680_xcvr CONFIG.NUM_OF_LANES 4
|
|
|
|
ad_ip_parameter axi_ad9680_xcvr CONFIG.QPLL_ENABLE 0
|
|
|
|
ad_ip_parameter axi_ad9680_xcvr CONFIG.TX_OR_RX_N 0
|
|
|
|
|
2017-05-22 09:26:18 +00:00
|
|
|
adi_axi_jesd204_rx_create axi_ad9680_jesd 4
|
2017-04-21 12:07:41 +00:00
|
|
|
|
|
|
|
ad_ip_instance axi_ad9680 axi_ad9680_core
|
|
|
|
|
|
|
|
ad_ip_instance util_cpack axi_ad9680_cpack
|
|
|
|
ad_ip_parameter axi_ad9680_cpack CONFIG.CHANNEL_DATA_WIDTH 64
|
|
|
|
ad_ip_parameter axi_ad9680_cpack CONFIG.NUM_OF_CHANNELS 2
|
|
|
|
|
|
|
|
ad_ip_instance axi_dmac axi_ad9680_dma
|
|
|
|
ad_ip_parameter axi_ad9680_dma CONFIG.DMA_TYPE_SRC 1
|
|
|
|
ad_ip_parameter axi_ad9680_dma CONFIG.DMA_TYPE_DEST 0
|
|
|
|
ad_ip_parameter axi_ad9680_dma CONFIG.ID 0
|
|
|
|
ad_ip_parameter axi_ad9680_dma CONFIG.AXI_SLICE_SRC 0
|
|
|
|
ad_ip_parameter axi_ad9680_dma CONFIG.AXI_SLICE_DEST 0
|
|
|
|
ad_ip_parameter axi_ad9680_dma CONFIG.SYNC_TRANSFER_START 1
|
|
|
|
ad_ip_parameter axi_ad9680_dma CONFIG.DMA_LENGTH_WIDTH 24
|
|
|
|
ad_ip_parameter axi_ad9680_dma CONFIG.DMA_2D_TRANSFER 0
|
|
|
|
ad_ip_parameter axi_ad9680_dma CONFIG.CYCLIC 0
|
|
|
|
ad_ip_parameter axi_ad9680_dma CONFIG.DMA_DATA_WIDTH_SRC 64
|
|
|
|
ad_ip_parameter axi_ad9680_dma CONFIG.DMA_DATA_WIDTH_DEST 64
|
2015-06-26 09:04:19 +00:00
|
|
|
|
2016-10-05 09:08:11 +00:00
|
|
|
# shared transceiver core
|
|
|
|
|
2017-04-21 12:07:41 +00:00
|
|
|
ad_ip_instance util_adxcvr util_daq3_xcvr
|
|
|
|
ad_ip_parameter util_daq3_xcvr CONFIG.RX_NUM_OF_LANES 4
|
|
|
|
ad_ip_parameter util_daq3_xcvr CONFIG.TX_NUM_OF_LANES 4
|
2016-10-05 09:08:11 +00:00
|
|
|
|
|
|
|
ad_connect sys_cpu_resetn util_daq3_xcvr/up_rstn
|
|
|
|
ad_connect sys_cpu_clk util_daq3_xcvr/up_clk
|
2015-06-26 09:04:19 +00:00
|
|
|
|
2016-11-23 20:02:20 +00:00
|
|
|
# reference clocks & resets
|
|
|
|
|
|
|
|
create_bd_port -dir I tx_ref_clk_0
|
|
|
|
create_bd_port -dir I rx_ref_clk_0
|
|
|
|
|
|
|
|
ad_xcvrpll tx_ref_clk_0 util_daq3_xcvr/qpll_ref_clk_*
|
|
|
|
ad_xcvrpll rx_ref_clk_0 util_daq3_xcvr/cpll_ref_clk_*
|
|
|
|
ad_xcvrpll axi_ad9152_xcvr/up_pll_rst util_daq3_xcvr/up_qpll_rst_*
|
|
|
|
ad_xcvrpll axi_ad9680_xcvr/up_pll_rst util_daq3_xcvr/up_cpll_rst_*
|
|
|
|
|
2015-06-26 09:04:19 +00:00
|
|
|
# connections (dac)
|
|
|
|
|
2017-06-30 13:17:14 +00:00
|
|
|
ad_xcvrcon util_daq3_xcvr axi_ad9152_xcvr axi_ad9152_jesd {0 2 3 1}
|
2016-10-05 09:08:11 +00:00
|
|
|
ad_connect util_daq3_xcvr/tx_out_clk_0 axi_ad9152_core/tx_clk
|
2017-05-22 09:26:18 +00:00
|
|
|
ad_connect axi_ad9152_jesd/tx_data_tdata axi_ad9152_core/tx_data
|
2016-10-05 09:08:11 +00:00
|
|
|
ad_connect util_daq3_xcvr/tx_out_clk_0 axi_ad9152_upack/dac_clk
|
2015-07-15 17:05:34 +00:00
|
|
|
ad_connect axi_ad9152_core/dac_enable_0 axi_ad9152_upack/dac_enable_0
|
|
|
|
ad_connect axi_ad9152_core/dac_ddata_0 axi_ad9152_upack/dac_data_0
|
2015-09-30 14:11:42 +00:00
|
|
|
ad_connect axi_ad9152_core/dac_valid_0 axi_ad9152_upack/dac_valid_0
|
2015-07-15 17:05:34 +00:00
|
|
|
ad_connect axi_ad9152_core/dac_enable_1 axi_ad9152_upack/dac_enable_1
|
|
|
|
ad_connect axi_ad9152_core/dac_ddata_1 axi_ad9152_upack/dac_data_1
|
2015-09-30 14:11:42 +00:00
|
|
|
ad_connect axi_ad9152_core/dac_valid_1 axi_ad9152_upack/dac_valid_1
|
2016-11-23 20:02:20 +00:00
|
|
|
ad_connect util_daq3_xcvr/tx_out_clk_0 axi_ad9152_fifo/dac_clk
|
2017-03-10 12:20:42 +00:00
|
|
|
ad_connect axi_ad9152_jesd_rstgen/peripheral_reset axi_ad9152_fifo/dac_rst
|
2015-09-30 14:11:42 +00:00
|
|
|
ad_connect axi_ad9152_upack/dac_valid axi_ad9152_fifo/dac_valid
|
|
|
|
ad_connect axi_ad9152_upack/dac_data axi_ad9152_fifo/dac_data
|
|
|
|
ad_connect sys_cpu_clk axi_ad9152_fifo/dma_clk
|
2015-07-15 17:05:34 +00:00
|
|
|
ad_connect sys_cpu_reset axi_ad9152_fifo/dma_rst
|
2015-09-30 14:11:42 +00:00
|
|
|
ad_connect sys_cpu_clk axi_ad9152_dma/m_axis_aclk
|
|
|
|
ad_connect sys_cpu_resetn axi_ad9152_dma/m_src_axi_aresetn
|
|
|
|
ad_connect axi_ad9152_fifo/dma_xfer_req axi_ad9152_dma/m_axis_xfer_req
|
|
|
|
ad_connect axi_ad9152_fifo/dma_ready axi_ad9152_dma/m_axis_ready
|
|
|
|
ad_connect axi_ad9152_fifo/dma_data axi_ad9152_dma/m_axis_data
|
|
|
|
ad_connect axi_ad9152_fifo/dma_valid axi_ad9152_dma/m_axis_valid
|
|
|
|
ad_connect axi_ad9152_fifo/dma_xfer_last axi_ad9152_dma/m_axis_last
|
2015-06-26 09:04:19 +00:00
|
|
|
|
|
|
|
# connections (adc)
|
|
|
|
|
2016-10-05 09:08:11 +00:00
|
|
|
ad_xcvrcon util_daq3_xcvr axi_ad9680_xcvr axi_ad9680_jesd
|
|
|
|
ad_connect util_daq3_xcvr/rx_out_clk_0 axi_ad9680_core/rx_clk
|
2017-05-22 09:26:18 +00:00
|
|
|
ad_connect axi_ad9680_jesd/rx_sof axi_ad9680_core/rx_sof
|
|
|
|
ad_connect axi_ad9680_jesd/rx_data_tdata axi_ad9680_core/rx_data
|
2016-10-05 09:08:11 +00:00
|
|
|
ad_connect util_daq3_xcvr/rx_out_clk_0 axi_ad9680_cpack/adc_clk
|
2016-11-23 20:02:20 +00:00
|
|
|
ad_connect axi_ad9680_jesd_rstgen/peripheral_reset axi_ad9680_cpack/adc_rst
|
2015-07-15 17:05:34 +00:00
|
|
|
ad_connect axi_ad9680_core/adc_enable_0 axi_ad9680_cpack/adc_enable_0
|
|
|
|
ad_connect axi_ad9680_core/adc_valid_0 axi_ad9680_cpack/adc_valid_0
|
|
|
|
ad_connect axi_ad9680_core/adc_data_0 axi_ad9680_cpack/adc_data_0
|
|
|
|
ad_connect axi_ad9680_core/adc_enable_1 axi_ad9680_cpack/adc_enable_1
|
|
|
|
ad_connect axi_ad9680_core/adc_valid_1 axi_ad9680_cpack/adc_valid_1
|
|
|
|
ad_connect axi_ad9680_core/adc_data_1 axi_ad9680_cpack/adc_data_1
|
2016-11-23 20:02:20 +00:00
|
|
|
ad_connect util_daq3_xcvr/rx_out_clk_0 axi_ad9680_fifo/adc_clk
|
|
|
|
ad_connect axi_ad9680_jesd_rstgen/peripheral_reset axi_ad9680_fifo/adc_rst
|
2015-07-15 17:05:34 +00:00
|
|
|
ad_connect axi_ad9680_cpack/adc_valid axi_ad9680_fifo/adc_wr
|
|
|
|
ad_connect axi_ad9680_cpack/adc_data axi_ad9680_fifo/adc_wdata
|
2015-06-26 09:04:19 +00:00
|
|
|
ad_connect sys_cpu_clk axi_ad9680_fifo/dma_clk
|
|
|
|
ad_connect sys_cpu_clk axi_ad9680_dma/s_axis_aclk
|
|
|
|
ad_connect sys_cpu_resetn axi_ad9680_dma/m_dest_axi_aresetn
|
|
|
|
ad_connect axi_ad9680_fifo/dma_wr axi_ad9680_dma/s_axis_valid
|
|
|
|
ad_connect axi_ad9680_fifo/dma_wdata axi_ad9680_dma/s_axis_data
|
|
|
|
ad_connect axi_ad9680_fifo/dma_wready axi_ad9680_dma/s_axis_ready
|
|
|
|
ad_connect axi_ad9680_fifo/dma_xfer_req axi_ad9680_dma/s_axis_xfer_req
|
2015-09-30 14:11:42 +00:00
|
|
|
ad_connect axi_ad9680_core/adc_dovf axi_ad9680_fifo/adc_wovf
|
2015-06-26 09:04:19 +00:00
|
|
|
|
|
|
|
# interconnect (cpu)
|
|
|
|
|
2016-10-05 09:08:11 +00:00
|
|
|
ad_cpu_interconnect 0x44A60000 axi_ad9152_xcvr
|
2015-06-26 09:04:19 +00:00
|
|
|
ad_cpu_interconnect 0x44A00000 axi_ad9152_core
|
|
|
|
ad_cpu_interconnect 0x44A90000 axi_ad9152_jesd
|
|
|
|
ad_cpu_interconnect 0x7c420000 axi_ad9152_dma
|
2016-10-05 09:08:11 +00:00
|
|
|
ad_cpu_interconnect 0x44A50000 axi_ad9680_xcvr
|
2015-06-26 09:04:19 +00:00
|
|
|
ad_cpu_interconnect 0x44A10000 axi_ad9680_core
|
2017-05-22 09:26:18 +00:00
|
|
|
ad_cpu_interconnect 0x44AA0000 axi_ad9680_jesd
|
2015-06-26 09:04:19 +00:00
|
|
|
ad_cpu_interconnect 0x7c400000 axi_ad9680_dma
|
|
|
|
|
|
|
|
# gt uses hp3, and 100MHz clock for both DRP and AXI4
|
|
|
|
|
|
|
|
ad_mem_hp3_interconnect sys_cpu_clk sys_ps7/S_AXI_HP3
|
2016-10-05 09:08:11 +00:00
|
|
|
ad_mem_hp3_interconnect sys_cpu_clk axi_ad9680_xcvr/m_axi
|
2015-06-26 09:04:19 +00:00
|
|
|
|
|
|
|
# interconnect (mem/dac)
|
|
|
|
|
|
|
|
ad_mem_hp1_interconnect sys_cpu_clk sys_ps7/S_AXI_HP1
|
|
|
|
ad_mem_hp1_interconnect sys_cpu_clk axi_ad9152_dma/m_src_axi
|
|
|
|
ad_mem_hp2_interconnect sys_cpu_clk sys_ps7/S_AXI_HP2
|
|
|
|
ad_mem_hp2_interconnect sys_cpu_clk axi_ad9680_dma/m_dest_axi
|
|
|
|
|
|
|
|
# interrupts
|
|
|
|
|
2017-07-02 08:24:37 +00:00
|
|
|
ad_cpu_interrupt ps-10 mb-15 axi_ad9152_jesd/irq
|
|
|
|
ad_cpu_interrupt ps-11 mb-14 axi_ad9680_jesd/irq
|
2015-08-19 11:11:47 +00:00
|
|
|
ad_cpu_interrupt ps-12 mb-13 axi_ad9152_dma/irq
|
|
|
|
ad_cpu_interrupt ps-13 mb-12 axi_ad9680_dma/irq
|
2015-06-26 09:04:19 +00:00
|
|
|
|
2017-02-27 20:57:53 +00:00
|
|
|
ad_connect axi_ad9152_fifo/bypass GND
|
2016-10-05 09:08:11 +00:00
|
|
|
|