310 lines
7.7 KiB
Coq
310 lines
7.7 KiB
Coq
|
// ***************************************************************************
|
||
|
// ***************************************************************************
|
||
|
// Copyright 2011(c) Analog Devices, Inc.
|
||
|
//
|
||
|
// All rights reserved.
|
||
|
//
|
||
|
// Redistribution and use in source and binary forms, with or without modification,
|
||
|
// are permitted provided that the following conditions are met:
|
||
|
// - Redistributions of source code must retain the above copyright
|
||
|
// notice, this list of conditions and the following disclaimer.
|
||
|
// - Redistributions in binary form must reproduce the above copyright
|
||
|
// notice, this list of conditions and the following disclaimer in
|
||
|
// the documentation and/or other materials provided with the
|
||
|
// distribution.
|
||
|
// - Neither the name of Analog Devices, Inc. nor the names of its
|
||
|
// contributors may be used to endorse or promote products derived
|
||
|
// from this software without specific prior written permission.
|
||
|
// - The use of this software may or may not infringe the patent rights
|
||
|
// of one or more patent holders. This license does not release you
|
||
|
// from the requirement that you obtain separate licenses from these
|
||
|
// patent holders to use this software.
|
||
|
// - Use of the software either in source or binary form, must be run
|
||
|
// on or directly connected to an Analog Devices Inc. component.
|
||
|
//
|
||
|
// THIS SOFTWARE IS PROVIDED BY ANALOG DEVICES "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES,
|
||
|
// INCLUDING, BUT NOT LIMITED TO, NON-INFRINGEMENT, MERCHANTABILITY AND FITNESS FOR A
|
||
|
// PARTICULAR PURPOSE ARE DISCLAIMED.
|
||
|
//
|
||
|
// IN NO EVENT SHALL ANALOG DEVICES BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
|
||
|
// EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, INTELLECTUAL PROPERTY
|
||
|
// RIGHTS, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
|
||
|
// BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
|
||
|
// STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF
|
||
|
// THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
||
|
// ***************************************************************************
|
||
|
// ***************************************************************************
|
||
|
// ***************************************************************************
|
||
|
// ***************************************************************************
|
||
|
|
||
|
`timescale 1ns/100ps
|
||
|
|
||
|
module system_top (
|
||
|
|
||
|
sys_rst,
|
||
|
sys_clk_p,
|
||
|
sys_clk_n,
|
||
|
|
||
|
uart_sin,
|
||
|
uart_sout,
|
||
|
|
||
|
ddr3_addr,
|
||
|
ddr3_ba,
|
||
|
ddr3_cas_n,
|
||
|
ddr3_ck_n,
|
||
|
ddr3_ck_p,
|
||
|
ddr3_cke,
|
||
|
ddr3_cs_n,
|
||
|
ddr3_dm,
|
||
|
ddr3_dq,
|
||
|
ddr3_dqs_n,
|
||
|
ddr3_dqs_p,
|
||
|
ddr3_odt,
|
||
|
ddr3_ras_n,
|
||
|
ddr3_reset_n,
|
||
|
ddr3_we_n,
|
||
|
|
||
|
sgmii_rxp,
|
||
|
sgmii_rxn,
|
||
|
sgmii_txp,
|
||
|
sgmii_txn,
|
||
|
|
||
|
phy_rstn,
|
||
|
mgt_clk_p,
|
||
|
mgt_clk_n,
|
||
|
mdio_mdc,
|
||
|
mdio_mdio,
|
||
|
|
||
|
fan_pwm,
|
||
|
|
||
|
gpio_lcd,
|
||
|
gpio_led,
|
||
|
gpio_sw,
|
||
|
|
||
|
iic_rstn,
|
||
|
iic_scl,
|
||
|
iic_sda,
|
||
|
|
||
|
hdmi_out_clk,
|
||
|
hdmi_hsync,
|
||
|
hdmi_vsync,
|
||
|
hdmi_data_e,
|
||
|
hdmi_data,
|
||
|
|
||
|
spdif,
|
||
|
|
||
|
rx_ref_clk_p,
|
||
|
rx_ref_clk_n,
|
||
|
rx_sysref_p,
|
||
|
rx_sysref_n,
|
||
|
rx_sync_p,
|
||
|
rx_sync_n,
|
||
|
rx_data_p,
|
||
|
rx_data_n,
|
||
|
|
||
|
adc_resetb,
|
||
|
adc_agc1,
|
||
|
adc_agc2,
|
||
|
adc_agc3,
|
||
|
adc_agc4,
|
||
|
|
||
|
spi_csn,
|
||
|
spi_clk,
|
||
|
spi_mosi,
|
||
|
spi_miso);
|
||
|
|
||
|
input sys_rst;
|
||
|
input sys_clk_p;
|
||
|
input sys_clk_n;
|
||
|
|
||
|
input uart_sin;
|
||
|
output uart_sout;
|
||
|
|
||
|
output [13:0] ddr3_addr;
|
||
|
output [ 2:0] ddr3_ba;
|
||
|
output ddr3_cas_n;
|
||
|
output [ 0:0] ddr3_ck_n;
|
||
|
output [ 0:0] ddr3_ck_p;
|
||
|
output [ 0:0] ddr3_cke;
|
||
|
output [ 0:0] ddr3_cs_n;
|
||
|
output [ 7:0] ddr3_dm;
|
||
|
inout [63:0] ddr3_dq;
|
||
|
inout [ 7:0] ddr3_dqs_n;
|
||
|
inout [ 7:0] ddr3_dqs_p;
|
||
|
output [ 0:0] ddr3_odt;
|
||
|
output ddr3_ras_n;
|
||
|
output ddr3_reset_n;
|
||
|
output ddr3_we_n;
|
||
|
|
||
|
input sgmii_rxp;
|
||
|
input sgmii_rxn;
|
||
|
output sgmii_txp;
|
||
|
output sgmii_txn;
|
||
|
|
||
|
output phy_rstn;
|
||
|
input mgt_clk_p;
|
||
|
input mgt_clk_n;
|
||
|
output mdio_mdc;
|
||
|
inout mdio_mdio;
|
||
|
|
||
|
output fan_pwm;
|
||
|
|
||
|
output [ 6:0] gpio_lcd;
|
||
|
output [ 7:0] gpio_led;
|
||
|
input [12:0] gpio_sw;
|
||
|
|
||
|
output iic_rstn;
|
||
|
inout iic_scl;
|
||
|
inout iic_sda;
|
||
|
|
||
|
output hdmi_out_clk;
|
||
|
output hdmi_hsync;
|
||
|
output hdmi_vsync;
|
||
|
output hdmi_data_e;
|
||
|
output [35:0] hdmi_data;
|
||
|
|
||
|
output spdif;
|
||
|
|
||
|
input rx_ref_clk_p;
|
||
|
input rx_ref_clk_n;
|
||
|
output rx_sysref_p;
|
||
|
output rx_sysref_n;
|
||
|
output rx_sync_p;
|
||
|
output rx_sync_n;
|
||
|
input [ 1:0] rx_data_p;
|
||
|
input [ 1:0] rx_data_n;
|
||
|
|
||
|
inout adc_resetb;
|
||
|
inout adc_agc1;
|
||
|
inout adc_agc2;
|
||
|
inout adc_agc3;
|
||
|
inout adc_agc4;
|
||
|
|
||
|
output spi_csn;
|
||
|
output spi_clk;
|
||
|
output spi_mosi;
|
||
|
input spi_miso;
|
||
|
|
||
|
// internal signals
|
||
|
|
||
|
wire [4:0] gpio_i;
|
||
|
wire [4:0] gpio_o;
|
||
|
wire [4:0] gpio_t;
|
||
|
|
||
|
wire rx_ref_clk;
|
||
|
wire rx_sysref;
|
||
|
wire rx_sync;
|
||
|
|
||
|
// instantiations
|
||
|
|
||
|
IBUFDS_GTE2 i_ibufds_rx_ref_clk (
|
||
|
.CEB (1'd0),
|
||
|
.I (rx_ref_clk_p),
|
||
|
.IB (rx_ref_clk_n),
|
||
|
.O (rx_ref_clk),
|
||
|
.ODIV2 ());
|
||
|
|
||
|
OBUFDS i_obufds_rx_sysref (
|
||
|
.I (rx_sysref),
|
||
|
.O (rx_sysref_p),
|
||
|
.OB (rx_sysref_n));
|
||
|
|
||
|
OBUFDS i_obufds_rx_sync (
|
||
|
.I (rx_sync),
|
||
|
.O (rx_sync_p),
|
||
|
.OB (rx_sync_n));
|
||
|
|
||
|
IOBUF i_iobuf_gpio_adc_resetb (
|
||
|
.I (gpio_o[4]),
|
||
|
.O (gpio_i[4]),
|
||
|
.T (gpio_t[4]),
|
||
|
.IO (adc_resetb));
|
||
|
|
||
|
IOBUF i_iobuf_gpio_adc_agc1 (
|
||
|
.I (gpio_o[3]),
|
||
|
.O (gpio_i[3]),
|
||
|
.T (gpio_t[3]),
|
||
|
.IO (adc_agc1));
|
||
|
|
||
|
IOBUF i_iobuf_gpio_adc_agc2 (
|
||
|
.I (gpio_o[2]),
|
||
|
.O (gpio_i[2]),
|
||
|
.T (gpio_t[2]),
|
||
|
.IO (adc_agc2));
|
||
|
|
||
|
IOBUF i_iobuf_gpio_adc_agc3 (
|
||
|
.I (gpio_o[1]),
|
||
|
.O (gpio_i[1]),
|
||
|
.T (gpio_t[1]),
|
||
|
.IO (adc_agc3));
|
||
|
|
||
|
IOBUF i_iobuf_gpio_adc_agc4 (
|
||
|
.I (gpio_o[0]),
|
||
|
.O (gpio_i[0]),
|
||
|
.T (gpio_t[0]),
|
||
|
.IO (adc_agc4));
|
||
|
|
||
|
system_wrapper i_system_wrapper (
|
||
|
.ddr3_addr (ddr3_addr),
|
||
|
.ddr3_ba (ddr3_ba),
|
||
|
.ddr3_cas_n (ddr3_cas_n),
|
||
|
.ddr3_ck_n (ddr3_ck_n),
|
||
|
.ddr3_ck_p (ddr3_ck_p),
|
||
|
.ddr3_cke (ddr3_cke),
|
||
|
.ddr3_cs_n (ddr3_cs_n),
|
||
|
.ddr3_dm (ddr3_dm),
|
||
|
.ddr3_dq (ddr3_dq),
|
||
|
.ddr3_dqs_n (ddr3_dqs_n),
|
||
|
.ddr3_dqs_p (ddr3_dqs_p),
|
||
|
.ddr3_odt (ddr3_odt),
|
||
|
.ddr3_ras_n (ddr3_ras_n),
|
||
|
.ddr3_reset_n (ddr3_reset_n),
|
||
|
.ddr3_we_n (ddr3_we_n),
|
||
|
.fan_pwm (fan_pwm),
|
||
|
.gpio_lcd_tri_o (gpio_lcd),
|
||
|
.gpio_led_tri_o (gpio_led),
|
||
|
.gpio_sw_tri_i (gpio_sw),
|
||
|
.hdmi_data (hdmi_data),
|
||
|
.hdmi_data_e (hdmi_data_e),
|
||
|
.hdmi_hsync (hdmi_hsync),
|
||
|
.hdmi_out_clk (hdmi_out_clk),
|
||
|
.hdmi_vsync (hdmi_vsync),
|
||
|
.iic_main_scl_io (iic_scl),
|
||
|
.iic_main_sda_io (iic_sda),
|
||
|
.iic_rstn (iic_rstn),
|
||
|
.mdio_mdc (mdio_mdc),
|
||
|
.mdio_mdio_io (mdio_mdio),
|
||
|
.mgt_clk_clk_n (mgt_clk_n),
|
||
|
.mgt_clk_clk_p (mgt_clk_p),
|
||
|
.phy_rstn (phy_rstn),
|
||
|
.sgmii_rxn (sgmii_rxn),
|
||
|
.sgmii_rxp (sgmii_rxp),
|
||
|
.sgmii_txn (sgmii_txn),
|
||
|
.sgmii_txp (sgmii_txp),
|
||
|
.spdif (spdif),
|
||
|
.sys_clk_n (sys_clk_n),
|
||
|
.sys_clk_p (sys_clk_p),
|
||
|
.sys_rst (sys_rst),
|
||
|
.uart_sin (uart_sin),
|
||
|
.uart_sout (uart_sout),
|
||
|
.gpio_ctl_i (gpio_i),
|
||
|
.gpio_ctl_o (gpio_o),
|
||
|
.gpio_ctl_t (gpio_t),
|
||
|
.rx_data_n (rx_data_n),
|
||
|
.rx_data_p (rx_data_p),
|
||
|
.rx_ref_clk (rx_ref_clk),
|
||
|
.rx_sync (rx_sync),
|
||
|
.rx_sysref (rx_sysref),
|
||
|
.spi_clk_i (1'b0),
|
||
|
.spi_clk_o (spi_clk),
|
||
|
.spi_csn_i (1'b1),
|
||
|
.spi_csn_o (spi_csn),
|
||
|
.spi_sdi_i (spi_miso),
|
||
|
.spi_sdo_i (1'b0),
|
||
|
.spi_sdo_o (spi_mosi));
|
||
|
|
||
|
endmodule
|
||
|
|
||
|
// ***************************************************************************
|
||
|
// ***************************************************************************
|