pluto_hdl_adi/projects/ad7405_fmc/zed/system_bd.tcl

29 lines
703 B
Tcl
Raw Normal View History

source $ad_hdl_dir/projects/common/zed/zed_system_bd.tcl
source $ad_hdl_dir/projects/scripts/adi_pd.tcl
2019-06-28 08:41:21 +00:00
#system ID
ad_ip_parameter axi_sysid_0 CONFIG.ROM_ADDR_BITS 9
ad_ip_parameter rom_sys_0 CONFIG.PATH_TO_FILE "[pwd]/mem_init_sys.txt"
ad_ip_parameter rom_sys_0 CONFIG.ROM_ADDR_BITS 9
2020-09-28 21:10:35 +00:00
sysid_gen_sys_init_file
2019-06-28 08:41:21 +00:00
# System clock is 100 MHz for this base design
set sys_cpu_clk_freq 100
# ADC external clock generator configurations, the reference clock is the
# system clock
# NOTE: For '7 Series' FPGAs the FVCO must be between 600 MHz and 12000 MHz
set clkgen_vco_div 5
set clkgen_vco_mul 50
# specify the external clock rate in MHz (MCLKIN)
set ext_clk_rate 25
source ../common/ad7405_bd.tcl