2015-12-10 14:46:31 +00:00
|
|
|
|
|
|
|
|
2017-05-12 17:25:17 +00:00
|
|
|
package require qsys
|
2015-12-10 14:46:31 +00:00
|
|
|
source ../scripts/adi_env.tcl
|
|
|
|
source ../scripts/adi_ip_alt.tcl
|
|
|
|
|
2015-12-10 21:04:10 +00:00
|
|
|
set_module_property NAME axi_ad9152
|
|
|
|
set_module_property DESCRIPTION "AXI AD9152 Interface"
|
2015-12-10 14:46:31 +00:00
|
|
|
set_module_property VERSION 1.0
|
|
|
|
set_module_property GROUP "Analog Devices"
|
2015-12-10 21:04:10 +00:00
|
|
|
set_module_property DISPLAY_NAME axi_ad9152
|
2015-12-10 14:46:31 +00:00
|
|
|
|
|
|
|
# files
|
|
|
|
|
|
|
|
add_fileset quartus_synth QUARTUS_SYNTH "" "Quartus Synthesis"
|
2015-12-10 21:04:10 +00:00
|
|
|
set_fileset_property quartus_synth TOP_LEVEL axi_ad9152
|
2016-08-05 15:00:34 +00:00
|
|
|
add_fileset_file ad_mul.v VERILOG PATH $ad_hdl_dir/library/altera/common/ad_mul.v
|
2015-12-10 14:46:31 +00:00
|
|
|
add_fileset_file ad_dds_sine.v VERILOG PATH $ad_hdl_dir/library/common/ad_dds_sine.v
|
|
|
|
add_fileset_file ad_dds_1.v VERILOG PATH $ad_hdl_dir/library/common/ad_dds_1.v
|
|
|
|
add_fileset_file ad_dds.v VERILOG PATH $ad_hdl_dir/library/common/ad_dds.v
|
|
|
|
add_fileset_file ad_rst.v VERILOG PATH $ad_hdl_dir/library/common/ad_rst.v
|
|
|
|
add_fileset_file up_axi.v VERILOG PATH $ad_hdl_dir/library/common/up_axi.v
|
|
|
|
add_fileset_file up_xfer_cntrl.v VERILOG PATH $ad_hdl_dir/library/common/up_xfer_cntrl.v
|
|
|
|
add_fileset_file up_xfer_status.v VERILOG PATH $ad_hdl_dir/library/common/up_xfer_status.v
|
|
|
|
add_fileset_file up_clock_mon.v VERILOG PATH $ad_hdl_dir/library/common/up_clock_mon.v
|
|
|
|
add_fileset_file up_dac_common.v VERILOG PATH $ad_hdl_dir/library/common/up_dac_common.v
|
|
|
|
add_fileset_file up_dac_channel.v VERILOG PATH $ad_hdl_dir/library/common/up_dac_channel.v
|
2015-12-10 21:04:10 +00:00
|
|
|
add_fileset_file axi_ad9152_channel.v VERILOG PATH axi_ad9152_channel.v
|
|
|
|
add_fileset_file axi_ad9152_core.v VERILOG PATH axi_ad9152_core.v
|
|
|
|
add_fileset_file axi_ad9152_if.v VERILOG PATH axi_ad9152_if.v
|
|
|
|
add_fileset_file axi_ad9152.v VERILOG PATH axi_ad9152.v TOP_LEVEL_FILE
|
2017-05-23 11:43:31 +00:00
|
|
|
add_fileset_file up_xfer_cntrl_constr.sdc SDC PATH $ad_hdl_dir/library/altera/common/up_xfer_cntrl_constr.sdc
|
|
|
|
add_fileset_file up_xfer_status_constr.sdc SDC PATH $ad_hdl_dir/library/altera/common/up_xfer_status_constr.sdc
|
|
|
|
add_fileset_file up_clock_mon_constr.sdc SDC PATH $ad_hdl_dir/library/altera/common/up_clock_mon_constr.sdc
|
|
|
|
add_fileset_file up_rst_constr.sdc SDC PATH $ad_hdl_dir/library/altera/common/up_rst_constr.sdc
|
2015-12-10 14:46:31 +00:00
|
|
|
|
|
|
|
# parameters
|
|
|
|
|
|
|
|
add_parameter ID INTEGER 0
|
|
|
|
set_parameter_property ID DEFAULT_VALUE 0
|
|
|
|
set_parameter_property ID DISPLAY_NAME ID
|
|
|
|
set_parameter_property ID TYPE INTEGER
|
|
|
|
set_parameter_property ID UNITS None
|
|
|
|
set_parameter_property ID HDL_PARAMETER true
|
|
|
|
|
|
|
|
# axi4 slave
|
|
|
|
|
2017-07-20 13:25:53 +00:00
|
|
|
ad_ip_intf_s_axi s_axi_aclk s_axi_aresetn
|
2015-12-10 14:46:31 +00:00
|
|
|
|
|
|
|
# transceiver interface
|
|
|
|
|
|
|
|
ad_alt_intf clock tx_clk input 1
|
2016-10-10 10:29:50 +00:00
|
|
|
|
|
|
|
add_interface if_tx_data avalon_streaming source
|
|
|
|
add_interface_port if_tx_data tx_data data output 128
|
|
|
|
add_interface_port if_tx_data tx_valid valid output 1
|
|
|
|
add_interface_port if_tx_data tx_ready ready input 1
|
|
|
|
set_interface_property if_tx_data associatedClock if_tx_clk
|
|
|
|
set_interface_property if_tx_data dataBitsPerSymbol 128
|
2015-12-10 14:46:31 +00:00
|
|
|
|
|
|
|
# dma interface
|
|
|
|
|
|
|
|
ad_alt_intf clock dac_clk output 1
|
|
|
|
|
2016-05-24 07:15:24 +00:00
|
|
|
add_interface dac_ch_0 conduit end
|
|
|
|
add_interface_port dac_ch_0 dac_enable_0 enable Output 1
|
|
|
|
add_interface_port dac_ch_0 dac_valid_0 valid Output 1
|
|
|
|
add_interface_port dac_ch_0 dac_ddata_0 data Input 64
|
|
|
|
|
|
|
|
set_interface_property dac_ch_0 associatedClock if_tx_clk
|
|
|
|
set_interface_property dac_ch_0 associatedReset none
|
|
|
|
|
|
|
|
add_interface dac_ch_1 conduit end
|
|
|
|
add_interface_port dac_ch_1 dac_enable_1 enable Output 1
|
|
|
|
add_interface_port dac_ch_1 dac_valid_1 valid Output 1
|
|
|
|
add_interface_port dac_ch_1 dac_ddata_1 data Input 64
|
|
|
|
|
|
|
|
set_interface_property dac_ch_1 associatedClock if_tx_clk
|
|
|
|
set_interface_property dac_ch_1 associatedReset none
|
2015-12-10 14:46:31 +00:00
|
|
|
|
2015-12-10 21:04:10 +00:00
|
|
|
ad_alt_intf signal dac_dovf input 1 ovf
|
|
|
|
ad_alt_intf signal dac_dunf input 1 unf
|
2015-12-10 14:46:31 +00:00
|
|
|
|