axi_ad9371: Update dac_clk_ratio to 2
DAC sampling frequency is two times of the JESD204 core clock.main
parent
0e5a24ee7c
commit
5fe008d887
|
@ -258,7 +258,7 @@ module axi_ad9371_tx #(
|
||||||
.dac_status (1'b1),
|
.dac_status (1'b1),
|
||||||
.dac_status_ovf (dac_dovf),
|
.dac_status_ovf (dac_dovf),
|
||||||
.dac_status_unf (dac_dunf),
|
.dac_status_unf (dac_dunf),
|
||||||
.dac_clk_ratio (32'd1),
|
.dac_clk_ratio (32'd2),
|
||||||
.up_drp_sel (),
|
.up_drp_sel (),
|
||||||
.up_drp_wr (),
|
.up_drp_wr (),
|
||||||
.up_drp_addr (),
|
.up_drp_addr (),
|
||||||
|
|
Loading…
Reference in New Issue