ad9783: Clean-up parameters and module instances
parent
9ca5ae07b2
commit
b26b4c00f0
|
@ -42,13 +42,10 @@ module axi_ad9783 #(
|
||||||
parameter FPGA_FAMILY = 0,
|
parameter FPGA_FAMILY = 0,
|
||||||
parameter SPEED_GRADE = 0,
|
parameter SPEED_GRADE = 0,
|
||||||
parameter DEV_PACKAGE = 0,
|
parameter DEV_PACKAGE = 0,
|
||||||
parameter SERDES_OR_DDR_N = 1,
|
|
||||||
parameter MMCM_OR_BUFIO_N = 1,
|
|
||||||
parameter DAC_DDS_TYPE = 2,
|
parameter DAC_DDS_TYPE = 2,
|
||||||
parameter DAC_DDS_CORDIC_DW = 16,
|
parameter DAC_DDS_CORDIC_DW = 16,
|
||||||
parameter DAC_DDS_CORDIC_PHASE_DW = 16,
|
parameter DAC_DDS_CORDIC_PHASE_DW = 16,
|
||||||
parameter DAC_DATAPATH_DISABLE = 0,
|
parameter DAC_DATAPATH_DISABLE = 0) (
|
||||||
parameter IO_DELAY_GROUP = "dev_if_delay_group") (
|
|
||||||
|
|
||||||
// dac interface
|
// dac interface
|
||||||
// from dco1_p
|
// from dco1_p
|
||||||
|
|
|
@ -171,7 +171,9 @@ module axi_ad9783_channel #(
|
||||||
|
|
||||||
// single channel processor
|
// single channel processor
|
||||||
|
|
||||||
up_dac_channel #(.CHANNEL_ID(CHANNEL_ID)) i_up_dac_channel (
|
up_dac_channel #(
|
||||||
|
.CHANNEL_ID(CHANNEL_ID))
|
||||||
|
i_up_dac_channel (
|
||||||
.dac_clk (dac_div_clk),
|
.dac_clk (dac_div_clk),
|
||||||
.dac_rst (dac_rst),
|
.dac_rst (dac_rst),
|
||||||
.dac_dds_scale_1 (dac_dds_scale_1_s),
|
.dac_dds_scale_1 (dac_dds_scale_1_s),
|
||||||
|
|
|
@ -187,8 +187,8 @@ module axi_ad9783_core #(
|
||||||
.FPGA_TECHNOLOGY (FPGA_TECHNOLOGY),
|
.FPGA_TECHNOLOGY (FPGA_TECHNOLOGY),
|
||||||
.FPGA_FAMILY (FPGA_FAMILY),
|
.FPGA_FAMILY (FPGA_FAMILY),
|
||||||
.SPEED_GRADE (SPEED_GRADE),
|
.SPEED_GRADE (SPEED_GRADE),
|
||||||
.DEV_PACKAGE (DEV_PACKAGE)
|
.DEV_PACKAGE (DEV_PACKAGE))
|
||||||
) i_up_dac_common (
|
i_up_dac_common (
|
||||||
.mmcm_rst (),
|
.mmcm_rst (),
|
||||||
.dac_clk (dac_div_clk),
|
.dac_clk (dac_div_clk),
|
||||||
.dac_rst (dac_rst),
|
.dac_rst (dac_rst),
|
||||||
|
|
|
@ -147,8 +147,8 @@ module axi_ad9783_if #(
|
||||||
.BUFGCE_DIVIDE (4),
|
.BUFGCE_DIVIDE (4),
|
||||||
.IS_CE_INVERTED (1'b0),
|
.IS_CE_INVERTED (1'b0),
|
||||||
.IS_CLR_INVERTED (1'b0),
|
.IS_CLR_INVERTED (1'b0),
|
||||||
.IS_I_INVERTED (1'b0)
|
.IS_I_INVERTED (1'b0))
|
||||||
) i_dac_div_clk_rbuf (
|
i_dac_div_clk_rbuf (
|
||||||
.O (dac_div_clk_s),
|
.O (dac_div_clk_s),
|
||||||
.CE (1'b1),
|
.CE (1'b1),
|
||||||
.CLR (1'b0),
|
.CLR (1'b0),
|
||||||
|
|
Loading…
Reference in New Issue