Istvan Csomortani
|
f003b5b35a
|
fmcjesdadc1: Reduce SYSREF period
|
2017-01-12 16:10:45 +02:00 |
Rejeesh Kutty
|
2bea337aa2
|
fmcjesdadc1/a5gt- use 50m-mem-cpu-clk
|
2016-12-22 14:14:21 -05:00 |
Istvan Csomortani
|
8d799d0316
|
fmcjesdadc1: Intergrate ad_sysref_gen into project
|
2016-12-19 13:37:29 +00:00 |
Rejeesh Kutty
|
85eac8c811
|
fmcjesdadc1/a5*- updates
|
2016-11-10 16:57:06 -05:00 |
Adrian Costina
|
fd3910a915
|
fmcjesdadc1: Updated a5gt design
|
2015-11-24 15:39:21 +02:00 |
Rejeesh Kutty
|
3ccf1bef36
|
base system modifications
|
2015-07-23 15:23:10 -04:00 |
Rejeesh Kutty
|
a454b73d27
|
fmcjesdadc1/a5gt: split xcvr cores
|
2015-07-15 09:44:53 -04:00 |
Rejeesh Kutty
|
bbf1c5b803
|
transceiver core added/gpio removed
|
2015-07-07 15:30:38 -04:00 |
Rejeesh Kutty
|
330c205e8e
|
fmcjesdadc1- sys_clk changes
|
2015-06-30 10:47:21 -04:00 |
Rejeesh Kutty
|
543e08b67a
|
fmcadc1: sdc updates
|
2015-06-25 04:25:39 -04:00 |
Rejeesh Kutty
|
15740a7d34
|
fmcjesdadc1- 15.0 updates
|
2015-06-24 05:31:09 -04:00 |
Rejeesh Kutty
|
0a8823361f
|
fmcjesdadc1/a5gt: 14.1 updates
|
2015-04-03 14:54:57 -04:00 |
Adrian Costina
|
9672271155
|
fmcjestadc1: a5gt: Updated project to work with linux and fixed ethernet
- added phy reset mechanism for proper functioning of the ethernet
- not all DDR is accesible, as NIOS2 can't access it with MMU enabled
|
2015-01-23 13:30:56 +02:00 |
Lars-Peter Clausen
|
50faf0c53a
|
Remove executable flags from non-exectuable files
|
2014-09-09 15:05:06 +02:00 |
Rejeesh Kutty
|
cb29b83b05
|
a5gt: updates to match a5gt
|
2014-08-25 10:46:59 -04:00 |
Rejeesh Kutty
|
6a19b34a00
|
a5gt: added tightly coupled memory
|
2014-04-03 20:50:17 -04:00 |
Rejeesh Kutty
|
12e5cc91bd
|
make signaltap/timing part of the flow
|
2014-04-03 20:50:15 -04:00 |
Rejeesh Kutty
|
e85153b5dd
|
altera hal version
|
2014-04-01 21:12:11 -04:00 |
Rejeesh Kutty
|
04df908fbf
|
altera-fmcjesdadc1 initial checkin
|
2014-04-01 12:01:57 -04:00 |
Rejeesh Kutty
|
0d678b89ed
|
altera a5gt fmcjesdadc1 setup
|
2014-04-01 11:46:37 -04:00 |