// *************************************************************************** // *************************************************************************** // Copyright (C) 2014-2023 Analog Devices, Inc. All rights reserved. // // In this HDL repository, there are many different and unique modules, consisting // of various HDL (Verilog or VHDL) components. The individual modules are // developed independently, and may be accompanied by separate and unique license // terms. // // The user should read each of these license terms, and understand the // freedoms and responsibilities that he or she has by using this source/core. // // This core is distributed in the hope that it will be useful, but WITHOUT ANY // WARRANTY; without even the implied warranty of MERCHANTABILITY or FITNESS FOR // A PARTICULAR PURPOSE. // // Redistribution and use of source or resulting binaries, with or without modification // of this file, are permitted under one of the following two license terms: // // 1. The GNU General Public License version 2 as published by the // Free Software Foundation, which can be found in the top level directory // of this repository (LICENSE_GPL2), and also online at: // // // OR // // 2. An ADI specific BSD license, which can be found in the top level directory // of this repository (LICENSE_ADIBSD), and also on-line at: // https://github.com/analogdevicesinc/hdl/blob/master/LICENSE_ADIBSD // This will allow to generate bit files and not release the source code, // as long as it attaches to an ADI device. // // *************************************************************************** // *************************************************************************** `timescale 1ns/100ps module util_rfifo #( parameter NUM_OF_CHANNELS = 4, parameter DIN_DATA_WIDTH = 32, parameter DOUT_DATA_WIDTH = 64, parameter DIN_ADDRESS_WIDTH = 8 ) ( // d-in interface input din_rstn, input din_clk, output din_enable_0, output din_valid_0, input din_valid_in_0, input [DIN_DATA_WIDTH-1:0] din_data_0, output din_enable_1, output din_valid_1, input din_valid_in_1, input [DIN_DATA_WIDTH-1:0] din_data_1, output din_enable_2, output din_valid_2, input din_valid_in_2, input [DIN_DATA_WIDTH-1:0] din_data_2, output din_enable_3, output din_valid_3, input din_valid_in_3, input [DIN_DATA_WIDTH-1:0] din_data_3, output din_enable_4, output din_valid_4, input din_valid_in_4, input [DIN_DATA_WIDTH-1:0] din_data_4, output din_enable_5, output din_valid_5, input din_valid_in_5, input [DIN_DATA_WIDTH-1:0] din_data_5, output din_enable_6, output din_valid_6, input din_valid_in_6, input [DIN_DATA_WIDTH-1:0] din_data_6, output din_enable_7, output din_valid_7, input din_valid_in_7, input [DIN_DATA_WIDTH-1:0] din_data_7, input din_unf, // d-out interface input dout_rst, input dout_clk, input dout_enable_0, input dout_valid_0, output dout_valid_out_0, output [DOUT_DATA_WIDTH-1:0] dout_data_0, input dout_enable_1, input dout_valid_1, output dout_valid_out_1, output [DOUT_DATA_WIDTH-1:0] dout_data_1, input dout_enable_2, input dout_valid_2, output dout_valid_out_2, output [DOUT_DATA_WIDTH-1:0] dout_data_2, input dout_enable_3, input dout_valid_3, output dout_valid_out_3, output [DOUT_DATA_WIDTH-1:0] dout_data_3, input dout_enable_4, input dout_valid_4, output dout_valid_out_4, output [DOUT_DATA_WIDTH-1:0] dout_data_4, input dout_enable_5, input dout_valid_5, output dout_valid_out_5, output [DOUT_DATA_WIDTH-1:0] dout_data_5, input dout_enable_6, input dout_valid_6, output dout_valid_out_6, output [DOUT_DATA_WIDTH-1:0] dout_data_6, input dout_enable_7, input dout_valid_7, output dout_valid_out_7, output [DOUT_DATA_WIDTH-1:0] dout_data_7, output reg dout_unf ); localparam M_MEM_RATIO = DOUT_DATA_WIDTH/DIN_DATA_WIDTH; localparam ADDRESS_WIDTH = (DIN_ADDRESS_WIDTH > 5) ? DIN_ADDRESS_WIDTH : 5; localparam DATA_WIDTH = DOUT_DATA_WIDTH * NUM_OF_CHANNELS; localparam T_DIN_DATA_WIDTH = DIN_DATA_WIDTH * 8; localparam T_DOUT_DATA_WIDTH = DOUT_DATA_WIDTH * 8; // internal registers reg [(DATA_WIDTH-1):0] din_wdata = 'd0; reg [(ADDRESS_WIDTH-1):0] din_waddr = 'hc; reg din_wr = 'd0; reg din_valid = 'd0; reg [ 6:0] din_req_cnt = 'd0; reg [ 7:0] din_enable_m1 = 'd0; reg [ 7:0] din_enable = 'd0; reg din_req_t_m1 = 'd0; reg din_req_t_m2 = 'd0; reg din_req_t_m3 = 'd0; reg din_req = 'd0; reg din_init = 'd0; reg din_unf_d = 'd0; reg [ 7:0] dout_valid = 'd0; reg [(T_DOUT_DATA_WIDTH+1):0] dout_data = 'd0; reg [(DATA_WIDTH-1):0] dout_rdata = 'd0; reg [ 7:0] dout_enable = 'd0; reg dout_req_t = 'd0; reg dout_init = 'd0; reg [(ADDRESS_WIDTH-1):0] dout_raddr = 'd0; reg dout_unf_m1 = 'd0; // internal signals wire [(T_DIN_DATA_WIDTH-1):0] din_data_s; wire din_req_s; wire [ 7:0] dout_enable_s; wire [ 7:0] dout_valid_s; wire [(T_DOUT_DATA_WIDTH+1):0] dout_data_s; wire dout_init_s; wire [(DATA_WIDTH-1):0] dout_rdata_s; wire [ 2:0] din_wcnt_s; // variables // enables & valids assign din_enable_7 = din_enable[7]; assign din_enable_6 = din_enable[6]; assign din_enable_5 = din_enable[5]; assign din_enable_4 = din_enable[4]; assign din_enable_3 = din_enable[3]; assign din_enable_2 = din_enable[2]; assign din_enable_1 = din_enable[1]; assign din_enable_0 = din_enable[0]; assign din_valid_7 = din_valid; assign din_valid_6 = din_valid; assign din_valid_5 = din_valid; assign din_valid_4 = din_valid; assign din_valid_3 = din_valid; assign din_valid_2 = din_valid; assign din_valid_1 = din_valid; assign din_valid_0 = din_valid; assign din_data_s = {din_data_7, din_data_6, din_data_5, din_data_4, din_data_3, din_data_2, din_data_1, din_data_0}; // simple data transfer-- no ovf/unf handling- read-bw > write-bw // dout_width >= din_width only genvar n; generate for (n = 0; n < NUM_OF_CHANNELS; n = n + 1) begin: g_in if (M_MEM_RATIO == 1) begin always @(posedge din_clk) begin if (din_valid_in_0 == 1'b1) begin din_wdata[((DOUT_DATA_WIDTH*(n+1))-1):(DOUT_DATA_WIDTH*n)] <= din_data_s[((DIN_DATA_WIDTH*(n+1))-1):(DIN_DATA_WIDTH*n)]; end end end else begin always @(posedge din_clk) begin if (din_valid_in_0 == 1'b1) begin din_wdata[((DOUT_DATA_WIDTH*(n+1))-1):(DOUT_DATA_WIDTH*n)] <= {din_data_s[((DIN_DATA_WIDTH*(n+1))-1):(DIN_DATA_WIDTH*n)], din_wdata[((DOUT_DATA_WIDTH*(n+1))-1):(DIN_DATA_WIDTH+(DOUT_DATA_WIDTH*n))]}; end end end end endgenerate generate if (M_MEM_RATIO == 1) begin assign din_wcnt_s = 'b0; end else begin reg [ 2:0] din_wcnt = 'd0; always @(posedge din_clk or negedge din_rstn) if (din_rstn == 1'b0) begin din_wcnt <= 'd0; end else begin if (din_valid_in_0 == 1'b1) begin din_wcnt <= din_wcnt + 1'b1; end end assign din_wcnt_s = din_wcnt; end endgenerate always @(posedge din_clk or negedge din_rstn) begin if (din_rstn == 1'b0) begin din_waddr <= 'hc; din_wr <= 1'd0; end else begin if ((din_req == 1'b1) && (din_init == 1'b1)) begin din_waddr <= 'h18; end else if (din_wr == 1'b1) begin din_waddr <= din_waddr + 1'b1; end case (M_MEM_RATIO) 8: din_wr <= din_valid_in_0 & din_wcnt_s[2] & din_wcnt_s[1] & din_wcnt_s[0]; 4: din_wr <= din_valid_in_0 & din_wcnt_s[1] & din_wcnt_s[0]; 2: din_wr <= din_valid_in_0 & din_wcnt_s[0]; default: din_wr <= din_valid_in_0; endcase end end always @(posedge din_clk or negedge din_rstn) begin if (din_rstn == 1'b0) begin din_valid <= 'd0; din_req_cnt <= 'd0; end else begin din_valid <= din_req_cnt[6]; if (din_req_s == 1'b1) begin case (M_MEM_RATIO) 8: din_req_cnt <= 7'h40; 4: din_req_cnt <= 7'h60; 2: din_req_cnt <= 7'h70; default: din_req_cnt <= 7'h78; endcase end else if (din_req_cnt[6] == 1'b1) begin din_req_cnt <= din_req_cnt + 1'b1; end end end assign din_req_s = din_req_t_m3 ^ din_req_t_m2; always @(posedge din_clk or negedge din_rstn) begin if (din_rstn == 1'b0) begin din_enable_m1 <= 'd0; din_enable <= 'd0; din_req_t_m1 <= 'd0; din_req_t_m2 <= 'd0; din_req_t_m3 <= 'd0; din_req <= 'd0; din_init <= 'd0; din_unf_d <= 'd0; end else begin din_enable_m1 <= dout_enable; din_enable <= din_enable_m1; din_req_t_m1 <= dout_req_t; din_req_t_m2 <= din_req_t_m1; din_req_t_m3 <= din_req_t_m2; din_req <= din_req_s; if (din_req_s == 1'b1) begin din_init <= dout_init; end din_unf_d <= din_unf; end end // read interface (bus expansion and/or clock conversion) assign dout_enable_s = {dout_enable_7, dout_enable_6, dout_enable_5, dout_enable_4, dout_enable_3, dout_enable_2, dout_enable_1, dout_enable_0}; assign dout_valid_s = {dout_valid_7, dout_valid_6, dout_valid_5, dout_valid_4, dout_valid_3, dout_valid_2, dout_valid_1, dout_valid_0}; generate if (NUM_OF_CHANNELS >= 8) begin assign dout_data_s = dout_rdata; end else begin assign dout_data_s[(T_DOUT_DATA_WIDTH+1):DATA_WIDTH] = 'd0; assign dout_data_s[(DATA_WIDTH-1):0] = dout_rdata; end endgenerate assign dout_valid_out_7 = dout_valid[7]; assign dout_valid_out_6 = dout_valid[6]; assign dout_valid_out_5 = dout_valid[5]; assign dout_valid_out_4 = dout_valid[4]; assign dout_valid_out_3 = dout_valid[3]; assign dout_valid_out_2 = dout_valid[2]; assign dout_valid_out_1 = dout_valid[1]; assign dout_valid_out_0 = dout_valid[0]; assign dout_data_7 = dout_data[((DOUT_DATA_WIDTH*8)-1):(DOUT_DATA_WIDTH*7)]; assign dout_data_6 = dout_data[((DOUT_DATA_WIDTH*7)-1):(DOUT_DATA_WIDTH*6)]; assign dout_data_5 = dout_data[((DOUT_DATA_WIDTH*6)-1):(DOUT_DATA_WIDTH*5)]; assign dout_data_4 = dout_data[((DOUT_DATA_WIDTH*5)-1):(DOUT_DATA_WIDTH*4)]; assign dout_data_3 = dout_data[((DOUT_DATA_WIDTH*4)-1):(DOUT_DATA_WIDTH*3)]; assign dout_data_2 = dout_data[((DOUT_DATA_WIDTH*3)-1):(DOUT_DATA_WIDTH*2)]; assign dout_data_1 = dout_data[((DOUT_DATA_WIDTH*2)-1):(DOUT_DATA_WIDTH*1)]; assign dout_data_0 = dout_data[((DOUT_DATA_WIDTH*1)-1):(DOUT_DATA_WIDTH*0)]; always @(posedge dout_clk) begin if (dout_rst == 1'b1) begin dout_valid <= 8'd0; end else begin dout_valid <= dout_valid_s; end end generate for (n = 0; n < NUM_OF_CHANNELS; n = n + 1) begin: g_out always @(posedge dout_clk) begin if (dout_rst == 1'b1) begin dout_data[((DOUT_DATA_WIDTH*(n+1))-1):(DOUT_DATA_WIDTH*n)] <= 'd0; end else if (dout_valid_s[n] == 1'b1) begin dout_data[((DOUT_DATA_WIDTH*(n+1))-1):(DOUT_DATA_WIDTH*n)] <= dout_data_s[((DOUT_DATA_WIDTH*(n+1))-1):(DOUT_DATA_WIDTH*n)]; end end end endgenerate always @(posedge dout_clk) begin dout_rdata <= dout_rdata_s; end assign dout_init_s = (dout_enable == dout_enable_s) ? 1'b0 : 1'b1; always @(posedge dout_clk) begin if (dout_rst == 1'b1) begin dout_enable <= 'd0; dout_req_t <= 'd0; dout_init <= 'd0; dout_raddr <= 'd0; end else begin dout_enable <= dout_enable_s; if (dout_init_s == 1'b1) begin dout_req_t <= ~dout_req_t; dout_init <= 1'd1; dout_raddr <= 'd0; end else if (dout_valid_s[0] == 1'b1) begin if (dout_raddr[2:0] == 3'd7) begin dout_req_t <= ~dout_req_t; dout_init <= 1'd0; end dout_raddr <= dout_raddr + 1'b1; end end end always @(posedge dout_clk) begin if (dout_rst == 1'b1) begin dout_unf_m1 <= 'd0; dout_unf <= 'd0; end else begin dout_unf_m1 <= din_unf_d; dout_unf <= dout_unf_m1; end end // instantiations ad_mem #( .ADDRESS_WIDTH(ADDRESS_WIDTH), .DATA_WIDTH(DATA_WIDTH) ) i_mem ( .clka (din_clk), .wea (din_wr), .addra (din_waddr), .dina (din_wdata), .clkb (dout_clk), .reb (1'b1), .addrb (dout_raddr), .doutb (dout_rdata_s)); endmodule