# # Copyright 2018 (c) Analog Devices, Inc. All rights reserved. # # In this HDL repository, there are many different and unique modules, consisting # of various HDL (Verilog or VHDL) components. The individual modules are # developed independently, and may be accompanied by separate and unique license # terms. # # The user should read each of these license terms, and understand the # freedoms and responsibilities that he or she has by using this source/core. # # This core is distributed in the hope that it will be useful, but WITHOUT ANY # WARRANTY; without even the implied warranty of MERCHANTABILITY or FITNESS FOR # A PARTICULAR PURPOSE. # # Redistribution and use of source or resulting binaries, with or without modification # of this file, are permitted under one of the following two license terms: # # 1. The GNU General Public License version 2 as published by the # Free Software Foundation, which can be found in the top level directory # of this repository (LICENSE_GPL2), and also online at: # # # OR # # 2. An ADI specific BSD license, which can be found in the top level directory # of this repository (LICENSE_ADIBSD), and also on-line at: # https://github.com/analogdevicesinc/hdl/blob/master/LICENSE_ADIBSD # This will allow to generate bit files and not release the source code, # as long as it attaches to an ADI device. # set dac_fifo_address_width 13 source $ad_hdl_dir/projects/scripts/adi_pd.tcl source $ad_hdl_dir/projects/common/a10soc/a10soc_system_qsys.tcl source $ad_hdl_dir/projects/common/a10soc/a10soc_plddr4_dacfifo_qsys.tcl if [info exists ad_project_dir] { source ../../common/dac_fmc_ebz_qsys.tcl } else { source ../common/dac_fmc_ebz_qsys.tcl } #system ID set_instance_parameter_value axi_sysid_0 {ROM_ADDR_BITS} {9} set_instance_parameter_value rom_sys_0 {ROM_ADDR_BITS} {9} set_instance_parameter_value rom_sys_0 {PATH_TO_FILE} "[pwd]/mem_init_sys.txt" sysid_gen_sys_init_file;