set dac_fifo_name avl_ad9152_fifo set dac_data_width 128 set dac_dma_data_width 128 # ad9152-xcvr add_instance ad9152_jesd204 adi_jesd204 set_instance_parameter_value ad9152_jesd204 {ID} {0} set_instance_parameter_value ad9152_jesd204 {TX_OR_RX_N} {1} set_instance_parameter_value ad9152_jesd204 {LANE_RATE} {12333.3} set_instance_parameter_value ad9152_jesd204 {REFCLK_FREQUENCY} {616.665} set_instance_parameter_value ad9152_jesd204 {NUM_OF_LANES} {4} set_instance_parameter_value ad9152_jesd204 {LANE_MAP} {0 3 1 2} add_connection sys_clk.clk ad9152_jesd204.sys_clk add_connection sys_clk.clk_reset ad9152_jesd204.sys_resetn add_interface tx_ref_clk clock sink set_interface_property tx_ref_clk EXPORT_OF ad9152_jesd204.ref_clk add_interface tx_serial_data conduit end set_interface_property tx_serial_data EXPORT_OF ad9152_jesd204.serial_data add_interface tx_sysref conduit end set_interface_property tx_sysref EXPORT_OF ad9152_jesd204.sysref add_interface tx_sync conduit end set_interface_property tx_sync EXPORT_OF ad9152_jesd204.sync # ad9152-core add_instance axi_ad9152_core axi_ad9152 add_connection ad9152_jesd204.link_clk axi_ad9152_core.if_tx_clk add_connection axi_ad9152_core.if_tx_data ad9152_jesd204.link_data add_connection sys_clk.clk_reset axi_ad9152_core.s_axi_reset add_connection sys_clk.clk axi_ad9152_core.s_axi_clock # ad9152-unpack add_instance util_ad9152_upack util_upack2 set_instance_parameter_value util_ad9152_upack {NUM_OF_CHANNELS} {2} set_instance_parameter_value util_ad9152_upack {SAMPLES_PER_CHANNEL} {4} set_instance_parameter_value util_ad9152_upack {SAMPLE_DATA_WIDTH} {16} set_instance_parameter_value util_ad9152_upack {INTERFACE_TYPE} {1} add_connection ad9152_jesd204.link_clk util_ad9152_upack.clk add_connection ad9152_jesd204.link_reset util_ad9152_upack.reset add_connection axi_ad9152_core.dac_ch_0 util_ad9152_upack.dac_ch_0 add_connection axi_ad9152_core.dac_ch_1 util_ad9152_upack.dac_ch_1 # dac fifo ad_dacfifo_create $dac_fifo_name $dac_data_width $dac_dma_data_width $dac_fifo_address_width add_interface tx_fifo_bypass conduit end set_interface_property tx_fifo_bypass EXPORT_OF avl_ad9152_fifo.if_bypass add_connection ad9152_jesd204.link_clk avl_ad9152_fifo.if_dac_clk add_connection ad9152_jesd204.link_reset avl_ad9152_fifo.if_dac_rst add_connection util_ad9152_upack.if_packed_fifo_rd_en avl_ad9152_fifo.if_dac_valid add_connection avl_ad9152_fifo.if_dac_data util_ad9152_upack.if_packed_fifo_rd_data add_connection avl_ad9152_fifo.if_dac_dunf axi_ad9152_core.if_dac_dunf # ad9152-dma add_instance axi_ad9152_dma axi_dmac set_instance_parameter_value axi_ad9152_dma {DMA_DATA_WIDTH_SRC} {128} set_instance_parameter_value axi_ad9152_dma {DMA_DATA_WIDTH_DEST} {128} set_instance_parameter_value axi_ad9152_dma {DMA_2D_TRANSFER} {0} set_instance_parameter_value axi_ad9152_dma {SYNC_TRANSFER_START} {0} set_instance_parameter_value axi_ad9152_dma {DMA_TYPE_DEST} {1} set_instance_parameter_value axi_ad9152_dma {DMA_TYPE_SRC} {0} set_instance_parameter_value axi_ad9152_dma {FIFO_SIZE} {16} set_instance_parameter_value axi_ad9152_dma {HAS_AXIS_TLAST} {1} add_connection sys_clk.clk avl_ad9152_fifo.if_dma_clk add_connection sys_clk.clk_reset avl_ad9152_fifo.if_dma_rst add_connection sys_clk.clk axi_ad9152_dma.if_m_axis_aclk add_connection axi_ad9152_dma.m_axis avl_ad9152_fifo.s_axis add_connection axi_ad9152_dma.if_m_axis_xfer_req avl_ad9152_fifo.if_dma_xfer_req add_connection sys_clk.clk_reset axi_ad9152_dma.s_axi_reset add_connection sys_clk.clk axi_ad9152_dma.s_axi_clock add_connection sys_clk.clk_reset axi_ad9152_dma.m_src_axi_reset add_connection sys_clk.clk axi_ad9152_dma.m_src_axi_clock # ad9680-xcvr add_instance ad9680_jesd204 adi_jesd204 set_instance_parameter_value ad9680_jesd204 {ID} {1} set_instance_parameter_value ad9680_jesd204 {TX_OR_RX_N} {0} set_instance_parameter_value ad9680_jesd204 {LANE_RATE} {12333.3} set_instance_parameter_value ad9680_jesd204 {REFCLK_FREQUENCY} {616.665} set_instance_parameter_value ad9680_jesd204 {NUM_OF_LANES} {4} set_instance_parameter_value ad9680_jesd204 {INPUT_PIPELINE_STAGES} {1} add_connection sys_clk.clk ad9680_jesd204.sys_clk add_connection sys_clk.clk_reset ad9680_jesd204.sys_resetn add_interface rx_ref_clk clock sink set_interface_property rx_ref_clk EXPORT_OF ad9680_jesd204.ref_clk add_interface rx_serial_data conduit end set_interface_property rx_serial_data EXPORT_OF ad9680_jesd204.serial_data add_interface rx_sysref conduit end set_interface_property rx_sysref EXPORT_OF ad9680_jesd204.sysref add_interface rx_sync conduit end set_interface_property rx_sync EXPORT_OF ad9680_jesd204.sync # ad9680 add_instance axi_ad9680_core axi_ad9680 add_connection ad9680_jesd204.link_clk axi_ad9680_core.if_rx_clk add_connection ad9680_jesd204.link_sof axi_ad9680_core.if_rx_sof add_connection ad9680_jesd204.link_data axi_ad9680_core.if_rx_data add_connection sys_clk.clk_reset axi_ad9680_core.s_axi_reset add_connection sys_clk.clk axi_ad9680_core.s_axi_clock # ad9680-pack add_instance util_ad9680_cpack util_cpack2 set_instance_parameter_value util_ad9680_cpack {NUM_OF_CHANNELS} {2} set_instance_parameter_value util_ad9680_cpack {SAMPLES_PER_CHANNEL} {4} set_instance_parameter_value util_ad9680_cpack {SAMPLE_DATA_WIDTH} {16} add_connection ad9680_jesd204.link_clk util_ad9680_cpack.clk add_connection ad9680_jesd204.link_reset util_ad9680_cpack.reset add_connection axi_ad9680_core.adc_ch_0 util_ad9680_cpack.adc_ch_0 add_connection axi_ad9680_core.adc_ch_1 util_ad9680_cpack.adc_ch_1 # ad9680-fifo add_instance ad9680_adcfifo util_adcfifo set_instance_parameter_value ad9680_adcfifo {ADC_DATA_WIDTH} {128} set_instance_parameter_value ad9680_adcfifo {DMA_DATA_WIDTH} {128} set_instance_parameter_value ad9680_adcfifo {DMA_ADDRESS_WIDTH} {16} add_connection sys_clk.clk_reset ad9680_adcfifo.if_adc_rst add_connection ad9680_jesd204.link_clk ad9680_adcfifo.if_adc_clk add_connection util_ad9680_cpack.if_packed_fifo_wr_en ad9680_adcfifo.if_adc_wr add_connection util_ad9680_cpack.if_packed_fifo_wr_data ad9680_adcfifo.if_adc_wdata add_connection sys_clk.clk ad9680_adcfifo.if_dma_clk # ad9680-dma add_instance axi_ad9680_dma axi_dmac set_instance_parameter_value axi_ad9680_dma {DMA_DATA_WIDTH_SRC} {128} set_instance_parameter_value axi_ad9680_dma {DMA_DATA_WIDTH_DEST} {128} set_instance_parameter_value axi_ad9680_dma {DMA_LENGTH_WIDTH} {24} set_instance_parameter_value axi_ad9680_dma {DMA_2D_TRANSFER} {0} set_instance_parameter_value axi_ad9680_dma {SYNC_TRANSFER_START} {0} set_instance_parameter_value axi_ad9680_dma {CYCLIC} {0} set_instance_parameter_value axi_ad9680_dma {DMA_TYPE_DEST} {0} set_instance_parameter_value axi_ad9680_dma {DMA_TYPE_SRC} {1} add_connection sys_clk.clk axi_ad9680_dma.if_s_axis_aclk add_connection ad9680_adcfifo.m_axis axi_ad9680_dma.s_axis add_connection ad9680_adcfifo.if_dma_xfer_req axi_ad9680_dma.if_s_axis_xfer_req add_connection ad9680_adcfifo.if_adc_wovf axi_ad9680_core.if_adc_dovf add_connection sys_clk.clk_reset axi_ad9680_dma.s_axi_reset add_connection sys_clk.clk axi_ad9680_dma.s_axi_clock add_connection sys_clk.clk_reset axi_ad9680_dma.m_dest_axi_reset add_connection sys_clk.clk axi_ad9680_dma.m_dest_axi_clock # reconfig sharing for {set i 0} {$i < 4} {incr i} { add_instance avl_adxcfg_${i} avl_adxcfg add_connection sys_clk.clk avl_adxcfg_${i}.rcfg_clk add_connection sys_clk.clk_reset avl_adxcfg_${i}.rcfg_reset_n add_connection avl_adxcfg_${i}.rcfg_m0 ad9152_jesd204.phy_reconfig_${i} add_connection avl_adxcfg_${i}.rcfg_m1 ad9680_jesd204.phy_reconfig_${i} } # addresses ad_cpu_interconnect 0x00400000 ad9152_jesd204.link_reconfig ad_cpu_interconnect 0x00424000 ad9152_jesd204.link_management ad_cpu_interconnect 0x00425000 ad9152_jesd204.link_pll_reconfig ad_cpu_interconnect 0x00426000 ad9152_jesd204.lane_pll_reconfig ad_cpu_interconnect 0x00428000 avl_adxcfg_0.rcfg_s0 ad_cpu_interconnect 0x00429000 avl_adxcfg_1.rcfg_s0 ad_cpu_interconnect 0x0042a000 avl_adxcfg_2.rcfg_s0 ad_cpu_interconnect 0x0042b000 avl_adxcfg_3.rcfg_s0 ad_cpu_interconnect 0x0042c000 axi_ad9152_dma.s_axi ad_cpu_interconnect 0x00434000 axi_ad9152_core.s_axi ad_cpu_interconnect 0x00440000 ad9680_jesd204.link_reconfig ad_cpu_interconnect 0x00444000 ad9680_jesd204.link_management ad_cpu_interconnect 0x00445000 ad9680_jesd204.link_pll_reconfig ad_cpu_interconnect 0x00448000 avl_adxcfg_0.rcfg_s1 ad_cpu_interconnect 0x00449000 avl_adxcfg_1.rcfg_s1 ad_cpu_interconnect 0x0044a000 avl_adxcfg_2.rcfg_s1 ad_cpu_interconnect 0x0044b000 avl_adxcfg_3.rcfg_s1 ad_cpu_interconnect 0x0044c000 axi_ad9680_dma.s_axi ad_cpu_interconnect 0x00450000 axi_ad9680_core.s_axi # dma interconnects ad_dma_interconnect axi_ad9152_dma.m_src_axi ad_dma_interconnect axi_ad9680_dma.m_dest_axi # interrupts ad_cpu_interrupt 8 ad9680_jesd204.interrupt ad_cpu_interrupt 9 ad9152_jesd204.interrupt ad_cpu_interrupt 10 axi_ad9680_dma.interrupt_sender ad_cpu_interrupt 11 axi_ad9152_dma.interrupt_sender