package require -exact qsys 13.0 source ../scripts/adi_env.tcl source ../scripts/adi_ip_alt.tcl set_module_property NAME axi_ad9144 set_module_property DESCRIPTION "AXI AD9144 Interface" set_module_property VERSION 1.0 set_module_property GROUP "Analog Devices" set_module_property DISPLAY_NAME axi_ad9144 set_module_property ELABORATION_CALLBACK p_axi_ad9144 # files add_fileset quartus_synth QUARTUS_SYNTH "" "Quartus Synthesis" set_fileset_property quartus_synth TOP_LEVEL axi_ad9144 add_fileset_file ad_rst.v VERILOG PATH $ad_hdl_dir/library/common/ad_rst.v add_fileset_file MULT_MACRO.v VERILOG PATH $ad_hdl_dir/library/common/altera/MULT_MACRO.v add_fileset_file ad_mul.v VERILOG PATH $ad_hdl_dir/library/common/ad_mul.v add_fileset_file ad_dds_sine.v VERILOG PATH $ad_hdl_dir/library/common/ad_dds_sine.v add_fileset_file ad_dds_1.v VERILOG PATH $ad_hdl_dir/library/common/ad_dds_1.v add_fileset_file ad_dds.v VERILOG PATH $ad_hdl_dir/library/common/ad_dds.v add_fileset_file ad_rst.v VERILOG PATH $ad_hdl_dir/library/common/ad_rst.v add_fileset_file up_axi.v VERILOG PATH $ad_hdl_dir/library/common/up_axi.v add_fileset_file up_xfer_cntrl.v VERILOG PATH $ad_hdl_dir/library/common/up_xfer_cntrl.v add_fileset_file up_xfer_status.v VERILOG PATH $ad_hdl_dir/library/common/up_xfer_status.v add_fileset_file up_clock_mon.v VERILOG PATH $ad_hdl_dir/library/common/up_clock_mon.v add_fileset_file up_dac_common.v VERILOG PATH $ad_hdl_dir/library/common/up_dac_common.v add_fileset_file up_dac_channel.v VERILOG PATH $ad_hdl_dir/library/common/up_dac_channel.v add_fileset_file axi_ad9144_channel.v VERILOG PATH axi_ad9144_channel.v add_fileset_file axi_ad9144_core.v VERILOG PATH axi_ad9144_core.v add_fileset_file axi_ad9144_if.v VERILOG PATH axi_ad9144_if.v add_fileset_file axi_ad9144.v VERILOG PATH axi_ad9144.v TOP_LEVEL_FILE add_fileset_file ad_axi_ip_constr.sdc SDC PATH $ad_hdl_dir/library/common/ad_axi_ip_constr.sdc # parameters add_parameter PCORE_ID INTEGER 0 set_parameter_property PCORE_ID DEFAULT_VALUE 0 set_parameter_property PCORE_ID DISPLAY_NAME PCORE_ID set_parameter_property PCORE_ID TYPE INTEGER set_parameter_property PCORE_ID UNITS None set_parameter_property PCORE_ID HDL_PARAMETER true add_parameter PCORE_QUAD_DUAL_N INTEGER 0 set_parameter_property PCORE_QUAD_DUAL_N DEFAULT_VALUE 0 set_parameter_property PCORE_QUAD_DUAL_N DISPLAY_NAME PCORE_QUAD_DUAL_N set_parameter_property PCORE_QUAD_DUAL_N TYPE INTEGER set_parameter_property PCORE_QUAD_DUAL_N UNITS None set_parameter_property PCORE_QUAD_DUAL_N HDL_PARAMETER true # axi4 slave add_interface s_axi_clock clock end add_interface_port s_axi_clock s_axi_aclk clk Input 1 add_interface s_axi_reset reset end set_interface_property s_axi_reset associatedClock s_axi_clock add_interface_port s_axi_reset s_axi_aresetn reset_n Input 1 add_interface s_axi axi4lite end set_interface_property s_axi associatedClock s_axi_clock set_interface_property s_axi associatedReset s_axi_reset add_interface_port s_axi s_axi_awvalid awvalid Input 1 add_interface_port s_axi s_axi_awaddr awaddr Input 16 add_interface_port s_axi s_axi_awprot awprot Input 3 add_interface_port s_axi s_axi_awready awready Output 1 add_interface_port s_axi s_axi_wvalid wvalid Input 1 add_interface_port s_axi s_axi_wdata wdata Input 32 add_interface_port s_axi s_axi_wstrb wstrb Input 4 add_interface_port s_axi s_axi_wready wready Output 1 add_interface_port s_axi s_axi_bvalid bvalid Output 1 add_interface_port s_axi s_axi_bresp bresp Output 2 add_interface_port s_axi s_axi_bready bready Input 1 add_interface_port s_axi s_axi_arvalid arvalid Input 1 add_interface_port s_axi s_axi_araddr araddr Input 16 add_interface_port s_axi s_axi_arprot arprot Input 3 add_interface_port s_axi s_axi_arready arready Output 1 add_interface_port s_axi s_axi_rvalid rvalid Output 1 add_interface_port s_axi s_axi_rresp rresp Output 2 add_interface_port s_axi s_axi_rdata rdata Output 32 add_interface_port s_axi s_axi_rready rready Input 1 # transceiver interface ad_alt_intf clock tx_clk input 1 ad_alt_intf signal tx_data output 128*(PCORE_QUAD_DUAL_N+1) data # dma interface ad_alt_intf clock dac_clk output 1 ad_alt_intf signal dac_valid_0 output 1 ad_alt_intf signal dac_enable_0 output 1 ad_alt_intf signal dac_ddata_0 input 64 dac_data_0 ad_alt_intf signal dac_valid_1 output 1 ad_alt_intf signal dac_enable_1 output 1 ad_alt_intf signal dac_ddata_1 input 64 dac_data_1 ad_alt_intf signal dac_dovf input 1 ad_alt_intf signal dac_dunf input 1 proc p_axi_ad9144 {} { set p_pcore_quad_dual_n [get_parameter_value "PCORE_QUAD_DUAL_N"] if {[get_parameter_value PCORE_QUAD_DUAL_N] == 1} { ad_alt_intf signal dac_valid_2 output 1 ad_alt_intf signal dac_enable_2 output 1 ad_alt_intf signal dac_ddata_2 input 64 dac_data_2 ad_alt_intf signal dac_valid_3 output 1 ad_alt_intf signal dac_enable_3 output 1 ad_alt_intf signal dac_ddata_3 input 64 dac_data_3 } }