197 lines
5.9 KiB
Verilog
197 lines
5.9 KiB
Verilog
// ***************************************************************************
|
|
// ***************************************************************************
|
|
// Copyright 2014 - 2017 (c) Analog Devices, Inc. All rights reserved.
|
|
//
|
|
// In this HDL repository, there are many different and unique modules, consisting
|
|
// of various HDL (Verilog or VHDL) components. The individual modules are
|
|
// developed independently, and may be accompanied by separate and unique license
|
|
// terms.
|
|
//
|
|
// The user should read each of these license terms, and understand the
|
|
// freedoms and responsibilities that he or she has by using this source/core.
|
|
//
|
|
// This core is distributed in the hope that it will be useful, but WITHOUT ANY
|
|
// WARRANTY; without even the implied warranty of MERCHANTABILITY or FITNESS FOR
|
|
// A PARTICULAR PURPOSE.
|
|
//
|
|
// Redistribution and use of source or resulting binaries, with or without modification
|
|
// of this file, are permitted under one of the following two license terms:
|
|
//
|
|
// 1. The GNU General Public License version 2 as published by the
|
|
// Free Software Foundation, which can be found in the top level directory
|
|
// of this repository (LICENSE_GPL2), and also online at:
|
|
// <https://www.gnu.org/licenses/old-licenses/gpl-2.0.html>
|
|
//
|
|
// OR
|
|
//
|
|
// 2. An ADI specific BSD license, which can be found in the top level directory
|
|
// of this repository (LICENSE_ADIBSD), and also on-line at:
|
|
// https://github.com/analogdevicesinc/hdl/blob/master/LICENSE_ADIBSD
|
|
// This will allow to generate bit files and not release the source code,
|
|
// as long as it attaches to an ADI device.
|
|
//
|
|
// ***************************************************************************
|
|
// ***************************************************************************
|
|
|
|
`timescale 1ns/100ps
|
|
|
|
module ad_axis_inf_rx #(
|
|
|
|
parameter DATA_WIDTH = 16) (
|
|
|
|
// adi interface
|
|
|
|
input clk,
|
|
input rst,
|
|
input valid,
|
|
input last,
|
|
input [(DATA_WIDTH-1):0] data,
|
|
|
|
// xilinx interface
|
|
|
|
output reg inf_valid = 1'b0,
|
|
output reg inf_last = 1'b0,
|
|
output reg [(DATA_WIDTH-1):0] inf_data = {DATA_WIDTH{1'b0}},
|
|
input inf_ready,
|
|
|
|
output int_not_full);
|
|
|
|
// internal registers
|
|
|
|
reg [ 2:0] wcnt = 'd0;
|
|
reg wlast_0 = 'd0;
|
|
reg [(DATA_WIDTH-1):0] wdata_0 = 'd0;
|
|
reg wlast_1 = 'd0;
|
|
reg [(DATA_WIDTH-1):0] wdata_1 = 'd0;
|
|
reg wlast_2 = 'd0;
|
|
reg [(DATA_WIDTH-1):0] wdata_2 = 'd0;
|
|
reg wlast_3 = 'd0;
|
|
reg [(DATA_WIDTH-1):0] wdata_3 = 'd0;
|
|
reg wlast_4 = 'd0;
|
|
reg [(DATA_WIDTH-1):0] wdata_4 = 'd0;
|
|
reg wlast_5 = 'd0;
|
|
reg [(DATA_WIDTH-1):0] wdata_5 = 'd0;
|
|
reg wlast_6 = 'd0;
|
|
reg [(DATA_WIDTH-1):0] wdata_6 = 'd0;
|
|
reg wlast_7 = 'd0;
|
|
reg [(DATA_WIDTH-1):0] wdata_7 = 'd0;
|
|
reg [ 2:0] rcnt = 'd0;
|
|
|
|
// internal signals
|
|
|
|
wire inf_ready_s;
|
|
reg inf_last_s;
|
|
reg [(DATA_WIDTH-1):0] inf_data_s;
|
|
|
|
// write interface
|
|
|
|
always @(posedge clk) begin
|
|
if (rst == 1'b1) begin
|
|
wcnt <= 'd0;
|
|
end else if (valid == 1'b1) begin
|
|
wcnt <= wcnt + 1'b1;
|
|
end
|
|
if ((wcnt == 3'd0) && (valid == 1'b1)) begin
|
|
wlast_0 <= last;
|
|
wdata_0 <= data;
|
|
end
|
|
if ((wcnt == 3'd1) && (valid == 1'b1)) begin
|
|
wlast_1 <= last;
|
|
wdata_1 <= data;
|
|
end
|
|
if ((wcnt == 3'd2) && (valid == 1'b1)) begin
|
|
wlast_2 <= last;
|
|
wdata_2 <= data;
|
|
end
|
|
if ((wcnt == 3'd3) && (valid == 1'b1)) begin
|
|
wlast_3 <= last;
|
|
wdata_3 <= data;
|
|
end
|
|
if ((wcnt == 3'd4) && (valid == 1'b1)) begin
|
|
wlast_4 <= last;
|
|
wdata_4 <= data;
|
|
end
|
|
if ((wcnt == 3'd5) && (valid == 1'b1)) begin
|
|
wlast_5 <= last;
|
|
wdata_5 <= data;
|
|
end
|
|
if ((wcnt == 3'd6) && (valid == 1'b1)) begin
|
|
wlast_6 <= last;
|
|
wdata_6 <= data;
|
|
end
|
|
if ((wcnt == 3'd7) && (valid == 1'b1)) begin
|
|
wlast_7 <= last;
|
|
wdata_7 <= data;
|
|
end
|
|
end
|
|
|
|
// read interface
|
|
|
|
assign inf_ready_s = inf_ready | ~inf_valid;
|
|
assign int_not_full = inf_ready_s;
|
|
|
|
always @(rcnt or wlast_0 or wdata_0 or wlast_1 or wdata_1 or
|
|
wlast_2 or wdata_2 or wlast_3 or wdata_3 or wlast_4 or wdata_4 or
|
|
wlast_5 or wdata_5 or wlast_6 or wdata_6 or wlast_7 or wdata_7) begin
|
|
case (rcnt)
|
|
3'd0: begin
|
|
inf_last_s = wlast_0;
|
|
inf_data_s = wdata_0;
|
|
end
|
|
3'd1: begin
|
|
inf_last_s = wlast_1;
|
|
inf_data_s = wdata_1;
|
|
end
|
|
3'd2: begin
|
|
inf_last_s = wlast_2;
|
|
inf_data_s = wdata_2;
|
|
end
|
|
3'd3: begin
|
|
inf_last_s = wlast_3;
|
|
inf_data_s = wdata_3;
|
|
end
|
|
3'd4: begin
|
|
inf_last_s = wlast_4;
|
|
inf_data_s = wdata_4;
|
|
end
|
|
3'd5: begin
|
|
inf_last_s = wlast_5;
|
|
inf_data_s = wdata_5;
|
|
end
|
|
3'd6: begin
|
|
inf_last_s = wlast_6;
|
|
inf_data_s = wdata_6;
|
|
end
|
|
default: begin
|
|
inf_last_s = wlast_7;
|
|
inf_data_s = wdata_7;
|
|
end
|
|
endcase
|
|
end
|
|
|
|
always @(posedge clk) begin
|
|
if (rst == 1'b1) begin
|
|
rcnt <= 'd0;
|
|
inf_valid <= 'd0;
|
|
inf_last <= 'b0;
|
|
inf_data <= 'd0;
|
|
end else if (inf_ready_s == 1'b1) begin
|
|
if (rcnt == wcnt) begin
|
|
rcnt <= rcnt;
|
|
inf_valid <= 1'd0;
|
|
inf_last <= 1'b0;
|
|
inf_data <= 'd0;
|
|
end else begin
|
|
rcnt <= rcnt + 1'b1;
|
|
inf_valid <= 1'b1;
|
|
inf_last <= inf_last_s;
|
|
inf_data <= inf_data_s;
|
|
end
|
|
end
|
|
end
|
|
|
|
endmodule
|
|
|
|
// ***************************************************************************
|
|
// ***************************************************************************
|