0caea39bad
In case when the SYSREF is connected to an FPGA IO which has a limitation on the IOB register IN_FF clock line and the required ref clock is high we can't use the IOB registers. e.g. the max clock rate on zcu102 HP IO FF is 312MHz but ref clock is 375MHz; If IOB is used in this case a pulse width violation is reported. This change makes the IOB placement selectable in such case or for targets which don't require class 1 operation. |
||
---|---|---|
.. | ||
Makefile | ||
align_mux.v | ||
elastic_buffer.v | ||
jesd204_ilas_monitor.v | ||
jesd204_lane_latency_monitor.v | ||
jesd204_rx.v | ||
jesd204_rx_cgs.v | ||
jesd204_rx_constr.sdc | ||
jesd204_rx_constr.ttcl | ||
jesd204_rx_ctrl.v | ||
jesd204_rx_hw.tcl | ||
jesd204_rx_ip.tcl | ||
jesd204_rx_lane.v |