pluto_hdl_adi/library/jesd204/jesd204_common/jesd204_crc12.v

89 lines
3.4 KiB
Verilog

//
// The ADI JESD204 Core is released under the following license, which is
// different than all other HDL cores in this repository.
//
// Please read this, and understand the freedoms and responsibilities you have
// by using this source code/core.
//
// The JESD204 HDL, is copyright © 2016-2017 Analog Devices Inc.
//
// This core is free software, you can use run, copy, study, change, ask
// questions about and improve this core. Distribution of source, or resulting
// binaries (including those inside an FPGA or ASIC) require you to release the
// source of the entire project (excluding the system libraries provide by the
// tools/compiler/FPGA vendor). These are the terms of the GNU General Public
// License version 2 as published by the Free Software Foundation.
//
// This core is distributed in the hope that it will be useful, but WITHOUT ANY
// WARRANTY; without even the implied warranty of MERCHANTABILITY or FITNESS FOR
// A PARTICULAR PURPOSE. See the GNU General Public License for more details.
//
// You should have received a copy of the GNU General Public License version 2
// along with this source code, and binary. If not, see
// <http://www.gnu.org/licenses/>.
//
// Commercial licenses (with commercial support) of this JESD204 core are also
// available under terms different than the General Public License. (e.g. they
// do not require you to accompany any image (FPGA or ASIC) using the JESD204
// core with any corresponding source code.) For these alternate terms you must
// purchase a license from Analog Devices Technology Licensing Office. Users
// interested in such a license should contact jesd204-licensing@analog.com for
// more information. This commercial license is sub-licensable (if you purchase
// chips from Analog Devices, incorporate them into your PCB level product, and
// purchase a JESD204 license, end users of your product will also have a
// license to use this core in a commercial setting without releasing their
// source code).
//
// In addition, we kindly ask you to acknowledge ADI in any program, application
// or publication in which you use this JESD204 HDL core. (You are not required
// to do so; it is up to your common sense to decide whether you want to comply
// with this request or not.) For general publications, we suggest referencing :
// “The design and implementation of the JESD204 HDL Core used in this project
// is copyright © 2016-2017, Analog Devices, Inc.”
//
`timescale 1ns/100ps
module jesd204_crc12 #(
parameter WIDTH = 64
) (
input clk,
input reset,
input init,
input [WIDTH-1:0] data_in,
output [11:0] crc12
);
reg [11:0] state = 12'b0;
wire [WIDTH-1:0] feedback;
wire [WIDTH-1+12:0] full_state;
assign full_state = {init ? 12'h0 : state, feedback};
assign feedback = full_state[WIDTH-1+12:12] ^
full_state[WIDTH-1:11] ^
full_state[WIDTH-1:10] ^
full_state[WIDTH-1:9] ^
full_state[WIDTH-1:4] ^
full_state[WIDTH-1:3] ^
data_in;
always @(posedge clk) begin
if (reset == 1'b1) begin
state <= 12'b0;
end else begin
state <= full_state[11:0] ^
{full_state[10:0],1'b0} ^
{full_state[9:0],2'b0} ^
{full_state[8:0],3'b0} ^
{full_state[3:0],8'b0} ^
{full_state[2:0],9'b0};
end
end
assign crc12 = state;
endmodule