pluto_hdl_adi/library/axi_ad9625
Laszlo Nagy bfc8ec28c3 util_axis_fifo: instantiate block ram in async mode
In cases when a shallow FIFO is requested the synthesizer infers distributed RAM
instead of block RAMs. This can be an issue when the clocks of the FIFO are
asynchronous since a timing path is created though the LUTs which implement the
memory, resulting in timing failures. Ignoring timing through the path is not a
solution since would lead to metastability.
This does not happens with block RAMs.

The solution is to use the ad_mem (block RAM) in case of async clocks and letting
the synthesizer do it's job in case of sync clocks for optimal resource utilization.
2018-04-11 15:09:54 +03:00
..
Makefile Makefile: Update Makefiles for libraries 2017-03-30 18:33:22 +03:00
axi_ad9625.v license: Fix a spelling mistake 2018-04-11 15:09:54 +03:00
axi_ad9625_channel.v license: Fix a spelling mistake 2018-04-11 15:09:54 +03:00
axi_ad9625_constr.xdc axi_ad9625: Updated constraints and added adc reset port 2015-09-25 17:16:31 +03:00
axi_ad9625_if.v util_axis_fifo: instantiate block ram in async mode 2018-04-11 15:09:54 +03:00
axi_ad9625_ip.tcl axi_*: Infer clock and reset signals of an IP 2018-04-11 15:09:54 +03:00
axi_ad9625_pnmon.v license: Fix a spelling mistake 2018-04-11 15:09:54 +03:00