pluto_hdl_adi/library/intel/adi_jesd204
Laszlo Nagy dd58759cd8 jesd204: Intel: NP12 support
Dual clock mode is introduced in link layer to support different
datapath widths on the transport layer than on physical layer.

- Link clock : lane rate / 40 for input datapath width of 4 octets 8b10b
- Device clock : Link clock * input data path width / output datapath width

Supports four clock configurations, single or dual clock mode with or
without external device clock.

The configuration interface reflects the dual clock domain.
2021-02-05 15:24:15 +02:00
..
Makefile Makefile: Update makefiles 2019-08-26 16:58:01 +03:00
adi_jesd204_glue.v jesd204_framework: Add Stratix10 support 2020-09-09 14:15:37 +03:00
adi_jesd204_glue_hw.tcl jesd204_framework: Add Stratix10 support 2020-09-09 14:15:37 +03:00
adi_jesd204_hw.tcl jesd204: Intel: NP12 support 2021-02-05 15:24:15 +02:00