pluto_hdl_adi/projects/ad4630_fmc/zed
ladace 393a1f6fd6
ADD adaq42xx (#1209)
* ad4630_fmc: Initial version of ADAQ4224 w/ and w/o fully isolated power supply

Signed-off-by: Liviu Adace <liviu.adace@analog.com>

* docs:ad4630_fmc: Add documentation for ADAQ4224

Signed-off-by: Liviu Adace <liviu.adace@analog.com>

---------

Signed-off-by: Liviu Adace <liviu.adace@analog.com>
2024-04-02 14:50:25 +03:00
..
Makefile library & projects: Update Makefiles 2023-01-27 11:54:05 +02:00
README.md ADD adaq42xx (#1209) 2024-04-02 14:50:25 +03:00
system_bd.tcl Add copyright and license to .tcl, .ttcl files 2023-07-25 15:22:26 +03:00
system_constr.xdc ADD adaq42xx (#1209) 2024-04-02 14:50:25 +03:00
system_constr_1sdi.xdc Add copyright and license to .xdc files 2023-07-25 11:03:02 +03:00
system_constr_2sdi.xdc Add copyright and license to .xdc files 2023-07-25 11:03:02 +03:00
system_constr_4sdi.xdc FMC pinout configurations for AD4630. (#1193) 2023-10-18 10:28:11 +03:00
system_constr_8sdi.xdc Add copyright and license to .xdc files 2023-07-25 11:03:02 +03:00
system_project.tcl Add copyright and license to .tcl, .ttcl files 2023-07-25 15:22:26 +03:00
system_top.v ADD adaq42xx (#1209) 2024-04-02 14:50:25 +03:00

README.md

EVAL-AD463X_FMCZ HDL reference design

Building the design

The design supports almost all the digital interface modes of AD463x, AD403x and adaq42xx a new bit stream should be generated each time when the targeted configuration changes.

Default configuration: generic SPI mode for clocking, 2 lanes per channel, SDR data capture and capture zone 2.

Building attributes

Attribute name Valid values
CLK_MODE 0 - SPI / 1 - Echo-clock or Master clock
NUM_OF_SDI 1 - Interleaved / 2 - 1LPC / 4 - 2LPC / 8 - 4LPC
CAPTURE_ZONE 1 - negedge of BUSY / 2 - next posedge of CNV
DDR_EN 0 - MISO runs on SDR / 1 - MISO runs on DDR

Example: make CLK_MODE=0 NUM_OF_SDI=2 CAPTURE_ZONE=2 DDR_EN=0 make CLK_MODE=0 NUM_OF_SDI=4 CAPTURE_ZONE=2 DDR_EN=0 make CLK_MODE=0 NUM_OF_SDI=8 CAPTURE_ZONE=2 DDR_EN=0 make CLK_MODE=1 NUM_OF_SDI=2 CAPTURE_ZONE=2 DDR_EN=0 make CLK_MODE=1 NUM_OF_SDI=4 CAPTURE_ZONE=2 DDR_EN=0 make CLK_MODE=1 NUM_OF_SDI=8 CAPTURE_ZONE=2 DDR_EN=0 make CLK_MODE=1 NUM_OF_SDI=2 CAPTURE_ZONE=2 DDR_EN=1 make CLK_MODE=1 NUM_OF_SDI=4 CAPTURE_ZONE=2 DDR_EN=1 make CLK_MODE=1 NUM_OF_SDI=8 CAPTURE_ZONE=2 DDR_EN=1

Documentation

https://wiki.analog.com/resources/eval/user-guides/ad463x/hdl