pluto_hdl_adi/library/jesd204/jesd204_tx
Laszlo Nagy 0caea39bad jesd204_rx/tx: make SYSREF IOB placement optional
In case when the SYSREF is connected to an FPGA IO which has a limitation
on the IOB register IN_FF clock line and the required ref clock is high
we can't use the IOB registers.
e.g. the max clock rate on zcu102 HP IO FF is 312MHz but ref clock is 375MHz;

If IOB is used in this case a pulse width violation is reported.

This change makes the IOB placement selectable in such case or
for targets which don't require class 1 operation.
2018-07-24 09:16:24 +03:00
..
Makefile jesd204_rx/tx: make SYSREF IOB placement optional 2018-07-24 09:16:24 +03:00
jesd204_tx.v jesd204_tx: Add dynamic multi-link support 2018-05-03 19:37:35 +03:00
jesd204_tx_constr.sdc jesd204: Add Altera/Intel IP support 2017-08-21 11:09:42 +02:00
jesd204_tx_constr.ttcl jesd204_rx/tx: make SYSREF IOB placement optional 2018-07-24 09:16:24 +03:00
jesd204_tx_ctrl.v jesd204:tx_ctrl: Update the sync_request logic 2018-05-03 19:37:35 +03:00
jesd204_tx_hw.tcl jesd204_tx: Add dynamic multi-link support 2018-05-03 19:37:35 +03:00
jesd204_tx_ip.tcl jesd204_rx/tx: make SYSREF IOB placement optional 2018-07-24 09:16:24 +03:00
jesd204_tx_lane.v jesd204: Fix file names 2018-04-11 15:09:54 +03:00