pluto_hdl_adi/library/xilinx/util_adxcvr
Istvan Csomortani af5c71a9b2 axi|util_adxcvr: Delete reset interface inference for PLL resets
The Xilinx's reset interface expect that every reset have an associated
interface and clock signal. The tool will try to find its clock and interface,
and automatically associated clock signal to it.

The PLL resets are individual asynchronous resets. To simplify the design
and avoid invalid critical warnings all the reset interface inference
for the PLL resets were removed.
2018-08-23 18:41:48 +03:00
..
Makefile Move Altera IP core dependency tracking to library Makefiles 2018-04-11 15:09:54 +03:00
util_adxcvr.v xilinx: util_adxcvr: Add support for lane polarity inversion 2018-05-02 09:37:23 +02:00
util_adxcvr_constr.xdc constraints: Update constraints 2017-02-24 13:43:32 +02:00
util_adxcvr_ip.tcl axi|util_adxcvr: Delete reset interface inference for PLL resets 2018-08-23 18:41:48 +03:00
util_adxcvr_xch.v util_adxcvr: Update GTH4 parameter values to work with DAQ3 at 12.33Gbps lane rate 2018-08-23 18:06:32 +03:00
util_adxcvr_xcm.v util_adxcvr: Update GTH4 parameter values to work with DAQ3 at 12.33Gbps lane rate 2018-08-23 18:06:32 +03:00