pluto_hdl_adi/library/axi_hdmi_tx
Laszlo Nagy bfc8ec28c3 util_axis_fifo: instantiate block ram in async mode
In cases when a shallow FIFO is requested the synthesizer infers distributed RAM
instead of block RAMs. This can be an issue when the clocks of the FIFO are
asynchronous since a timing path is created though the LUTs which implement the
memory, resulting in timing failures. Ignoring timing through the path is not a
solution since would lead to metastability.
This does not happens with block RAMs.

The solution is to use the ad_mem (block RAM) in case of async clocks and letting
the synthesizer do it's job in case of sync clocks for optimal resource utilization.
2018-04-11 15:09:54 +03:00
..
Makefile axi_hdmi_tx: Use abstract multiplier module supporting both Xilinx and Intel FPGAs 2018-04-11 15:09:54 +03:00
axi_hdmi_tx.v license: Fix a spelling mistake 2018-04-11 15:09:54 +03:00
axi_hdmi_tx_constr.sdc axi_hdmi_tx: Updated .sdc constraints 2018-04-11 15:09:54 +03:00
axi_hdmi_tx_constr.xdc constraints: Update constraints 2017-02-24 13:43:32 +02:00
axi_hdmi_tx_core.v util_axis_fifo: instantiate block ram in async mode 2018-04-11 15:09:54 +03:00
axi_hdmi_tx_es.v license: Fix a spelling mistake 2018-04-11 15:09:54 +03:00
axi_hdmi_tx_hw.tcl axi_hdmi_tx: Use abstract multiplier module supporting both Xilinx and Intel FPGAs 2018-04-11 15:09:54 +03:00
axi_hdmi_tx_ip.tcl axi_hdmi_tx: Use abstract multiplier module supporting both Xilinx and Intel FPGAs 2018-04-11 15:09:54 +03:00
axi_hdmi_tx_vdma.v license: Fix a spelling mistake 2018-04-11 15:09:54 +03:00