132 lines
4.1 KiB
VHDL
132 lines
4.1 KiB
VHDL
-- ***************************************************************************
|
|
-- ***************************************************************************
|
|
-- Copyright 2014 - 2017 (c) Analog Devices, Inc. All rights reserved.
|
|
--
|
|
-- In this HDL repository, there are many different and unique modules, consisting
|
|
-- of various HDL (Verilog or VHDL) components. The individual modules are
|
|
-- developed independently, and may be accompanied by separate and unique license
|
|
-- terms.
|
|
--
|
|
-- The user should read each of these license terms, and understand the
|
|
-- freedoms and responsibilities that he or she has by using this source/core.
|
|
--
|
|
-- This core is distributed in the hope that it will be useful, but WITHOUT ANY
|
|
-- WARRANTY; without even the implied warranty of MERCHANTABILITY or FITNESS FOR
|
|
-- A PARTICULAR PURPOSE.
|
|
--
|
|
-- Redistribution and use of source or resulting binaries, with or without modification
|
|
-- of this file, are permitted under one of the following two license terms:
|
|
--
|
|
-- 1. The GNU General Public License version 2 as published by the
|
|
-- Free Software Foundation, which can be found in the top level directory
|
|
-- of this repository (LICENSE_GPL2), and also online at:
|
|
-- <https://www.gnu.org/licenses/old-licenses/gpl-2.0.html>
|
|
--
|
|
-- OR
|
|
--
|
|
-- 2. An ADI specific BSD license, which can be found in the top level directory
|
|
-- of this repository (LICENSE_ADIBSD), and also on-line at:
|
|
-- https://github.com/analogdevicesinc/hdl/blob/main/LICENSE_ADIBSD
|
|
-- This will allow to generate bit files and not release the source code,
|
|
-- as long as it attaches to an ADI device.
|
|
--
|
|
-- ***************************************************************************
|
|
-- ***************************************************************************
|
|
|
|
library ieee;
|
|
use ieee.std_logic_1164.all;
|
|
|
|
entity i2s_tx is
|
|
generic(
|
|
C_SLOT_WIDTH : integer := 24; -- Width of one Slot
|
|
C_NUM : integer := 1
|
|
);
|
|
port(
|
|
clk : in std_logic; -- System clock
|
|
resetn : in std_logic; -- System reset
|
|
enable : in Boolean; -- Enable TX
|
|
|
|
bclk : in std_logic; -- Bit Clock
|
|
channel_sync : in std_logic; -- Channel Sync
|
|
frame_sync : in std_logic; -- Frame Sync
|
|
sdata : out std_logic_vector(C_NUM - 1 downto 0); -- Serial Data Output
|
|
|
|
ack : out std_logic; -- Request new Slot Data
|
|
stb : in std_logic; -- Request new Slot Data
|
|
data : in std_logic_vector(C_SLOT_WIDTH-1 downto 0) -- Slot Data in
|
|
);
|
|
end i2s_tx;
|
|
|
|
architecture Behavioral of i2s_tx is
|
|
type mem is array (0 to C_NUM - 1) of std_logic_vector(31 downto 0);
|
|
signal data_int : mem;
|
|
signal reset_int : Boolean;
|
|
signal enable_int : Boolean;
|
|
|
|
signal bit_sync : std_logic;
|
|
signal channel_sync_int : std_logic;
|
|
signal frame_sync_int : std_logic;
|
|
signal channel_sync_int_d1 : std_logic;
|
|
|
|
signal bclk_d1 : std_logic;
|
|
begin
|
|
|
|
reset_int <= resetn = '0' or not enable;
|
|
|
|
process (clk)
|
|
begin
|
|
if rising_edge(clk) then
|
|
if resetn = '0' then
|
|
bclk_d1 <= '0';
|
|
channel_sync_int_d1 <= '0';
|
|
else
|
|
bclk_d1 <= bclk;
|
|
channel_sync_int_d1 <= channel_sync_int;
|
|
end if;
|
|
end if;
|
|
end process;
|
|
|
|
bit_sync <= (bclk xor bclk_d1) and not bclk;
|
|
channel_sync_int <= channel_sync and bit_sync;
|
|
frame_sync_int <= frame_sync and bit_sync;
|
|
|
|
ack <= '1' when channel_sync_int_d1 = '1' and enable_int else '0';
|
|
|
|
gen: for i in 0 to C_NUM - 1 generate
|
|
|
|
serialize_data: process(clk)
|
|
begin
|
|
if rising_edge(clk) then
|
|
if reset_int then
|
|
data_int(i)(31 downto 0) <= (others => '0');
|
|
elsif bit_sync = '1' then
|
|
if channel_sync_int = '1' then
|
|
data_int(i)(31 downto 32-C_SLOT_WIDTH) <= data;
|
|
data_int(i)(31-C_SLOT_WIDTH downto 0) <= (others => '0');
|
|
else
|
|
data_int(i) <= data_int(i)(30 downto 0) & '0';
|
|
end if;
|
|
end if;
|
|
end if;
|
|
end process serialize_data;
|
|
sdata(i) <= data_int(i)(31) when enable_int else '0';
|
|
|
|
end generate;
|
|
|
|
enable_sync: process (clk)
|
|
begin
|
|
if rising_edge(clk) then
|
|
if reset_int then
|
|
enable_int <= False;
|
|
else
|
|
if enable and frame_sync_int = '1' and stb = '1' then
|
|
enable_int <= True;
|
|
elsif not enable then
|
|
enable_int <= False;
|
|
end if;
|
|
end if;
|
|
end if;
|
|
end process;
|
|
|
|
end Behavioral;
|