pluto_hdl_adi/library/jesd204
Isaac T 569257c4f3 Fix width of device_cfg_octets_per_multiframe
The width of the parameter `device_cfg_octets_per_multiframe` doesn't match the width in the submodules and corresponding slave module jesd204_tx, resulting in a warning generated during validation in Vivado. This patch increases the width of this parameter in axi_jesd204_tx.
2021-07-27 11:34:34 +03:00
..
ad_ip_jesd204_tpl_adc esd204/ad_ip_jesd204_tpl_adc: Support more datapath widths 2021-07-27 11:31:19 +03:00
ad_ip_jesd204_tpl_common ad_ip_jesd204_tpl_dac: expand address space to accomodate 64 channels 2020-08-11 10:37:59 +03:00
ad_ip_jesd204_tpl_dac jesd204/ad_ip_jesd204_tpl_dac: Support for F=64 2021-07-27 11:31:19 +03:00
axi_jesd204_common jesd204: Expose core synthesis parameters through registers 2021-02-05 15:24:15 +02:00
axi_jesd204_rx adi_jesd204: Add support of 16 lanes 2021-07-27 10:28:48 +03:00
axi_jesd204_tx Fix width of device_cfg_octets_per_multiframe 2021-07-27 11:34:34 +03:00
interfaces jesd204: Expose core synthesis parameters through registers 2021-02-05 15:24:15 +02:00
jesd204_common jesd204/jesd204_common/sync_header_align: Initial version 2021-05-14 15:39:40 +03:00
jesd204_rx jesd20r_rx/jesd204_tx: Support for F=64 2021-07-27 11:31:19 +03:00
jesd204_rx_static_config jesd204_rx_static_config: Update to Np 12 interface changes 2021-02-05 15:24:15 +02:00
jesd204_soft_pcs_rx Update Quartus Prime version from 19.3.0 to 20.1.0 2021-03-08 11:29:33 +02:00
jesd204_soft_pcs_tx Update Quartus Prime version from 19.3.0 to 20.1.0 2021-03-08 11:29:33 +02:00
jesd204_tx jesd20r_rx/jesd204_tx: Support for F=64 2021-07-27 11:31:19 +03:00
jesd204_tx_static_config jesd204_tx_static_config: Update to Np 12 interface changes 2021-02-05 15:24:15 +02:00
scripts jesd204: Xilinx: NP=12 support 2021-02-05 15:24:15 +02:00
tb tb: jesd204: update and automate frame_align_tb 2021-07-12 10:30:49 +01:00
README.md jesd204: update README to reflect rev C 2020-06-23 13:52:35 +03:00

README.md

Analog Devices JESD204B HDL Support

Licensing

The ADI JESD204 Core is released under the following license, which is different than all other HDL cores in this repository.

Please read this, and understand the freedoms and responsibilities you have by using this source code/core.

The JESD204 HDL, is copyright © 2016-2017 Analog Devices Inc.

This core is free software, you can use run, copy, study, change, ask questions about and improve this core. Distribution of source, or resulting binaries (including those inside an FPGA or ASIC) require you to release the source of the entire project (excluding the system libraries provide by the tools/compiler/FPGA vendor). These are the terms of the GNU General Public License version 2 as published by the Free Software Foundation.

This core is distributed in the hope that it will be useful, but WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for more details.

You should have received a copy of the GNU General Public License version 2 along with this source code, and binary. If not, see http://www.gnu.org/licenses/.

Commercial licenses (with commercial support) of this JESD204 core are also available under terms different than the General Public License. (e.g. they do not require you to accompany any image (FPGA or ASIC) using the JESD204 core with any corresponding source code.) For these alternate terms you must purchase a license from Analog Devices Technology Licensing Office. Users interested in such a license should contact jesd204-licensing@analog.com for more information. This commercial license is sub-licensable (if you purchase chips from Analog Devices, incorporate them into your PCB level product, and purchase a JESD204 license, end users of your product will also have a license to use this core in a commercial setting without releasing their source code).

In addition, we kindly ask you to acknowledge ADI in any program, application or publication in which you use this JESD204 HDL core. (You are not required to do so; it is up to your common sense to decide whether you want to comply with this request or not.) For general publications, we suggest referencing : “The design and implementation of the JESD204 HDL Core used in this project is copyright © 2016-2017, Analog Devices, Inc.”

Support

Analog Devices will provide limited online support for anyone using the core with Analog Devices components (ADC, DAC, Clock, etc) via https://ez.analog.com/community/fpga under the GPL license. If you would like deterministic support when using this core with an ADI component, please investigate a commercial license. Using a non-ADI JESD204 device with this core is possible under the GPL, but Analog Devices will not help with issues you may encounter.

Documenation