pluto_hdl_adi/projects/fmcjesdadc1/a5gt
Adrian Costina 816238bb6c fmcjesdadc:A5gt, decreased destination bus width for DMAs to 256. Increased DMA FIFO to 32
With lower buswidth, if all 4 channels are captured some samples are lost
With fifo size of 64, there are timing violations in the DMAC
With this configuration, 65536 samples could be captured from all 4 channels with no sample lost
Because of the DMAC destination bus is 256, the number of samples to be captured must be a multiple of 16, otherwise the system will freeze. This will be corrected in software
2015-07-24 15:31:19 +03:00
..
Makefile Makefile: Updated makefiles 2015-06-25 14:59:34 +03:00
system_bd.qsys fmcjesdadc:A5gt, decreased destination bus width for DMAs to 256. Increased DMA FIFO to 32 2015-07-24 15:31:19 +03:00
system_constr.sdc fmcjesdadc1: a5gt, design working with quartus 15.0 2015-07-23 18:11:53 +03:00
system_project.tcl a5gt: updates to match a5gt 2014-08-25 10:46:59 -04:00
system_top.v fmcjesdadc1: a5gt, design working with quartus 15.0 2015-07-23 18:11:53 +03:00