161 lines
5.1 KiB
Verilog
161 lines
5.1 KiB
Verilog
// ***************************************************************************
|
|
// ***************************************************************************
|
|
// Copyright 2011(c) Analog Devices, Inc.
|
|
//
|
|
// All rights reserved.
|
|
//
|
|
// Redistribution and use in source and binary forms, with or without modification,
|
|
// are permitted provided that the following conditions are met:
|
|
// - Redistributions of source code must retain the above copyright
|
|
// notice, this list of conditions and the following disclaimer.
|
|
// - Redistributions in binary form must reproduce the above copyright
|
|
// notice, this list of conditions and the following disclaimer in
|
|
// the documentation and/or other materials provided with the
|
|
// distribution.
|
|
// - Neither the name of Analog Devices, Inc. nor the names of its
|
|
// contributors may be used to endorse or promote products derived
|
|
// from this software without specific prior written permission.
|
|
// - The use of this software may or may not infringe the patent rights
|
|
// of one or more patent holders. This license does not release you
|
|
// from the requirement that you obtain separate licenses from these
|
|
// patent holders to use this software.
|
|
// - Use of the software either in source or binary form, must be run
|
|
// on or directly connected to an Analog Devices Inc. component.
|
|
//
|
|
// THIS SOFTWARE IS PROVIDED BY ANALOG DEVICES "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES,
|
|
// INCLUDING, BUT NOT LIMITED TO, NON-INFRINGEMENT, MERCHANTABILITY AND FITNESS FOR A
|
|
// PARTICULAR PURPOSE ARE DISCLAIMED.
|
|
//
|
|
// IN NO EVENT SHALL ANALOG DEVICES BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
|
|
// EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, INTELLECTUAL PROPERTY
|
|
// RIGHTS, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
|
|
// BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
|
|
// STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF
|
|
// THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
// ***************************************************************************
|
|
// ***************************************************************************
|
|
// serial data output interface: serdes(x8)
|
|
|
|
`timescale 1ps/1ps
|
|
|
|
module ad_serdes_clk #(
|
|
|
|
parameter DEVICE_TYPE = 0,
|
|
parameter DDR_OR_SDR_N = 1,
|
|
parameter CLKIN_DS_OR_SE_N = 1,
|
|
parameter SERDES_FACTOR = 8,
|
|
parameter MMCM_OR_BUFR_N = 1,
|
|
parameter MMCM_CLKIN_PERIOD = 1.667,
|
|
parameter MMCM_VCO_DIV = 6,
|
|
parameter MMCM_VCO_MUL = 12.000,
|
|
parameter MMCM_CLK0_DIV = 2.000,
|
|
parameter MMCM_CLK1_DIV = 6) (
|
|
|
|
// clock and divided clock
|
|
|
|
input rst,
|
|
input clk_in_p,
|
|
input clk_in_n,
|
|
output clk,
|
|
output div_clk,
|
|
output out_clk,
|
|
output loaden,
|
|
output [ 7:0] phase,
|
|
|
|
// drp interface
|
|
|
|
input up_clk,
|
|
input up_rstn,
|
|
input up_drp_sel,
|
|
input up_drp_wr,
|
|
input [11:0] up_drp_addr,
|
|
input [31:0] up_drp_wdata,
|
|
output [31:0] up_drp_rdata,
|
|
output up_drp_ready,
|
|
output up_drp_locked);
|
|
|
|
localparam BUFR_DIVIDE = (DDR_OR_SDR_N == 1'b1) ? SERDES_FACTOR / 2 : SERDES_FACTOR;
|
|
|
|
// internal signals
|
|
|
|
wire clk_in_s;
|
|
|
|
// defaults
|
|
|
|
assign loaden = 'd0;
|
|
assign phase = 'd0;
|
|
assign up_drp_rdata[31:16] = 'd0;
|
|
|
|
// instantiations
|
|
|
|
generate
|
|
if (CLKIN_DS_OR_SE_N == 1'b1) begin
|
|
IBUFGDS i_clk_in_ibuf (
|
|
.I (clk_in_p),
|
|
.IB (clk_in_n),
|
|
.O (clk_in_s));
|
|
end else begin
|
|
IBUF IBUF_inst (
|
|
.O(clk_in_s),
|
|
.I(clk_in_p));
|
|
end
|
|
endgenerate
|
|
|
|
generate
|
|
if (MMCM_OR_BUFR_N == 1) begin
|
|
ad_mmcm_drp #(
|
|
.MMCM_DEVICE_TYPE (DEVICE_TYPE),
|
|
.MMCM_CLKIN_PERIOD (MMCM_CLKIN_PERIOD),
|
|
.MMCM_CLKIN2_PERIOD (MMCM_CLKIN_PERIOD),
|
|
.MMCM_VCO_DIV (MMCM_VCO_DIV),
|
|
.MMCM_VCO_MUL (MMCM_VCO_MUL),
|
|
.MMCM_CLK0_DIV (MMCM_CLK0_DIV),
|
|
.MMCM_CLK0_PHASE (0.0),
|
|
.MMCM_CLK1_DIV (MMCM_CLK1_DIV),
|
|
.MMCM_CLK1_PHASE (0.0),
|
|
.MMCM_CLK2_DIV (MMCM_CLK0_DIV),
|
|
.MMCM_CLK2_PHASE (90.0))
|
|
i_mmcm_drp (
|
|
.clk (clk_in_s),
|
|
.clk2 (1'b0),
|
|
.clk_sel (1'b1),
|
|
.mmcm_rst (rst),
|
|
.mmcm_clk_0 (clk),
|
|
.mmcm_clk_1 (div_clk),
|
|
.mmcm_clk_2 (out_clk),
|
|
.up_clk (up_clk),
|
|
.up_rstn (up_rstn),
|
|
.up_drp_sel (up_drp_sel),
|
|
.up_drp_wr (up_drp_wr),
|
|
.up_drp_addr (up_drp_addr),
|
|
.up_drp_wdata (up_drp_wdata[15:0]),
|
|
.up_drp_rdata (up_drp_rdata[15:0]),
|
|
.up_drp_ready (up_drp_ready),
|
|
.up_drp_locked (up_drp_locked));
|
|
end
|
|
|
|
if (MMCM_OR_BUFR_N == 0) begin
|
|
BUFIO i_clk_buf (
|
|
.I (clk_in_s),
|
|
.O (clk));
|
|
|
|
BUFR #(.BUFR_DIVIDE(BUFR_DIVIDE)) i_div_clk_buf (
|
|
.CLR (1'b0),
|
|
.CE (1'b1),
|
|
.I (clk_in_s),
|
|
.O (div_clk));
|
|
|
|
assign out_clk = clk;
|
|
assign up_drp_rdata[15:0] = 'd0;
|
|
assign up_drp_ready = 'd0;
|
|
assign up_drp_locked = 'd0;
|
|
|
|
end
|
|
endgenerate
|
|
|
|
endmodule
|
|
|
|
// ***************************************************************************
|
|
// ***************************************************************************
|
|
|