pluto_hdl_adi/library/axi_ad9361/intel
Laszlo Nagy 1d7a621567 axi_ad9361: make the use of Rx SSI clock optional
When having multiple 936x in parallel, this change enables the use of source
synchronous received clock from the master as sampling clock for other slaves.
This will eliminate skew between the interfaces since the data delays
are going to be tuned against the master clock after a multi-chip
synchronization (MCS) is done. This eliminates the clock crossing from
the slave to master domain inside the FPGA.
2019-09-27 17:52:10 +03:00
..
axi_ad9361_alt_lvds_rx.v all: Rename altera to intel 2019-06-29 06:53:51 +03:00
axi_ad9361_alt_lvds_tx.v all: Rename altera to intel 2019-06-29 06:53:51 +03:00
axi_ad9361_cmos_if.v axi_ad9361: make the use of Rx SSI clock optional 2019-09-27 17:52:10 +03:00
axi_ad9361_lvds_if.v axi_ad9361: make the use of Rx SSI clock optional 2019-09-27 17:52:10 +03:00
axi_ad9361_lvds_if_10.v axi_ad9361/intel: Rename varibles with alt_* pre-fix 2019-06-29 06:53:51 +03:00
axi_ad9361_lvds_if_c5.v all: Rename altera to intel 2019-06-29 06:53:51 +03:00