pluto_hdl_adi/library/axi_ad9361
Rejeesh Kutty 59759a8ab3 c5soc: working hdl version 2014-07-24 20:51:41 -04:00
..
axi_ad9361.v daq2: latest hardware 2014-07-21 09:06:57 -04:00
axi_ad9361_alt.v AD9361: Altera, modified address width so that all registers are accessible 2014-07-08 10:41:51 +03:00
axi_ad9361_alt_lvds_rx.v c5soc: changed to alt_lvds - 250M is too high for cyclone v 2014-07-24 20:51:40 -04:00
axi_ad9361_alt_lvds_tx.v c5soc: working hdl version 2014-07-24 20:51:41 -04:00
axi_ad9361_dev_if.v daq2: latest hardware 2014-07-21 09:06:57 -04:00
axi_ad9361_dev_if_alt.v c5soc: working hdl version 2014-07-24 20:51:41 -04:00
axi_ad9361_hw.tcl c5soc: changed to alt_lvds - 250M is too high for cyclone v 2014-07-24 20:51:40 -04:00
axi_ad9361_ip.tcl fmcomms2/c5soc: initial checkin 2014-07-02 14:56:00 -04:00
axi_ad9361_rx.v daq2: latest hardware 2014-07-21 09:06:57 -04:00
axi_ad9361_rx_channel.v library: register map changes and for mathworks 2014-06-24 14:22:05 -04:00
axi_ad9361_rx_pnmon.v library: register map changes and for mathworks 2014-06-24 14:22:05 -04:00
axi_ad9361_tx.v added adc/dac gpio registers 2014-06-27 14:45:58 -04:00
axi_ad9361_tx_channel.v added adc/dac gpio registers 2014-06-27 14:45:58 -04:00