pluto_hdl_adi/projects/adrv9009/common
Istvan Csomortani d539a8119c adrv9009/intel: Fix fPLL configuration
When phase alignment is active, the PFD frequency value should be used
as outclk1 actual frequency.

The configuration interface of the fPLL does not support fractional values.
If the reference clock is fractional, the tool will throw an error that requirement
above is not respected.

Round up the reference clock for the SERDES and the lane rate in order to
overcome this issue, until it's not fixed by Intel.
2021-01-12 19:34:44 +02:00
..
adrv9009_bd.tcl adrv9009: Fix typo for number of samples calculation for observation channel 2020-09-25 11:58:58 +03:00
adrv9009_qsys.tcl adrv9009/intel: Fix fPLL configuration 2021-01-12 19:34:44 +02:00