pluto_hdl_adi/projects/daq2
Laszlo Nagy e2c75c015f axi_dmac: add tlast to the axis interface for Intel
This change adds the TLAST signal to the AXI streaming interface
of the source side for Intel targets.
Xilinx based designs already have this since the tlast is part of the
interface definition.

In order to make the signal optional and let the tool connect a
default value to the it, the USE_TLAST_SRC/DEST parameter is
added to the configuration UI. This conditions the tlast port on
the interface of the DMAC.

Xilinx handles the optional signals much better so the parameter
is not required there.
2018-07-06 16:30:30 +03:00
..
a10gx daq2|3: Set up OPTIMIZATION_MODE to improve timing 2018-06-06 08:33:20 +01:00
a10soc Move Altera IP core dependency tracking to library Makefiles 2018-04-11 15:09:54 +03:00
common axi_dmac: add tlast to the axis interface for Intel 2018-07-06 16:30:30 +03:00
kc705 Regenerate project Makefiles using the new shared Makefile includes 2018-04-11 15:09:54 +03:00
kcu105 Regenerate project Makefiles using the new shared Makefile includes 2018-04-11 15:09:54 +03:00
vc707 Regenerate project Makefiles using the new shared Makefile includes 2018-04-11 15:09:54 +03:00
zc706 Regenerate project Makefiles using the new shared Makefile includes 2018-04-11 15:09:54 +03:00
zcu102 Regenerate project Makefiles using the new shared Makefile includes 2018-04-11 15:09:54 +03:00
Makefile Regenerate project top-level Makefiles 2018-04-11 15:09:54 +03:00