pluto_hdl_adi/projects/adrv9371x
Istvan Csomortani 85f5dc8230 ad9371x/intel: Fix fPLL configuration
When phase alignment is active, the PFD frequency value should be used
as outclk1 actual frequency.

The configuration interface of the fPLL does not support fractional values.
If the reference clock is fractional, the tool will throw an error that requirement
above is not respected.

Round up the reference clock for the SERDES and the lane rate in order to
overcome this issue, until it's not fixed by Intel.
2021-01-12 19:34:44 +02:00
..
a10gx ad9371x/intel: Fix fPLL configuration 2021-01-12 19:34:44 +02:00
a10soc ad9371x/intel: Fix fPLL configuration 2021-01-12 19:34:44 +02:00
common ad9371x/intel: Fix fPLL configuration 2021-01-12 19:34:44 +02:00
kcu105 library: Move ad_iobuf to the common library, as it's not Xilinx specific 2020-11-02 16:13:35 +02:00
zc706 library: Move ad_iobuf to the common library, as it's not Xilinx specific 2020-11-02 16:13:35 +02:00
zcu102 library: Move ad_iobuf to the common library, as it's not Xilinx specific 2020-11-02 16:13:35 +02:00
Makefile Regenerate project top-level Makefiles 2018-04-11 15:09:54 +03:00