pluto_hdl_adi/projects/fmcjesdadc1
Lars-Peter Clausen f0655e63a6 avl_adxcvr: Derive PLL and core clock frequency from lane rate
The PLL frequency must be half of the lane rate and the core clock rate
must be lane rate divided by 40. There is no other option, otherwise things
wont work.

Instead of having to manually specify PLL and core clock frequency derive
them in the transceiver script. This reduces the risk of accidental
misconfiguration.

Signed-off-by: Lars-Peter Clausen <lars@metafoo.de>
2017-07-28 15:11:08 +02:00
..
a10gx fmcjesdadc1/a10gx- fix sysref, lvds io and such 2017-06-15 13:57:21 -04:00
a10soc fmcjesdadc1/a10soc- fix sysref, lvds io and such 2017-06-15 13:57:21 -04:00
common avl_adxcvr: Derive PLL and core clock frequency from lane rate 2017-07-28 15:11:08 +02:00
kc705 Connect JESD204 interrupts 2017-07-05 14:37:50 +02:00
vc707 fmcjesdadc1: vc707: Remove unsed mb_intrs signal 2017-07-05 14:38:25 +02:00
zc706 Connect JESD204 interrupts 2017-07-05 14:37:50 +02:00
Makefile hdlmake.pl updates 2017-06-15 11:42:44 -04:00